]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/inka4x0.h
common: Add DISPLAY_BOARDINFO
[thirdparty/u-boot.git] / include / configs / inka4x0.h
1 /*
2 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
19 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20 #define CONFIG_INKA4X0 1 /* INKA4x0 board */
21
22 /*
23 * Valid values for CONFIG_SYS_TEXT_BASE are:
24 * 0xFFE00000 boot low
25 * 0x00100000 boot from RAM (for testing only)
26 */
27 #ifndef CONFIG_SYS_TEXT_BASE
28 #define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
29 #endif
30 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
31
32 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
33
34 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
35
36 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
38 /*
39 * Serial console configuration
40 */
41 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
43 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
44
45 /*
46 * PCI Mapping:
47 * 0x40000000 - 0x4fffffff - PCI Memory
48 * 0x50000000 - 0x50ffffff - PCI IO Space
49 */
50 #define CONFIG_PCI 1
51 #define CONFIG_PCI_PNP 1
52 #define CONFIG_PCI_SCAN_SHOW 1
53 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
54
55 #define CONFIG_PCI_MEM_BUS 0x40000000
56 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
57 #define CONFIG_PCI_MEM_SIZE 0x10000000
58
59 #define CONFIG_PCI_IO_BUS 0x50000000
60 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
61 #define CONFIG_PCI_IO_SIZE 0x01000000
62
63 #define CONFIG_SYS_XLB_PIPELINING 1
64
65 /* Partitions */
66 #define CONFIG_MAC_PARTITION
67 #define CONFIG_DOS_PARTITION
68 #define CONFIG_ISO_PARTITION
69
70 /*
71 * BOOTP options
72 */
73 #define CONFIG_BOOTP_BOOTFILESIZE
74 #define CONFIG_BOOTP_BOOTPATH
75 #define CONFIG_BOOTP_GATEWAY
76 #define CONFIG_BOOTP_HOSTNAME
77
78 /*
79 * Command line configuration.
80 */
81 #define CONFIG_CMD_DATE
82 #define CONFIG_CMD_IDE
83 #define CONFIG_CMD_PCI
84
85 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
86
87 #if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
88 # define CONFIG_SYS_LOWBOOT 1
89 #endif
90
91 /*
92 * Autobooting
93 */
94
95 #define CONFIG_PREBOOT "echo;" \
96 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
97 "echo"
98
99 #undef CONFIG_BOOTARGS
100
101 #define CONFIG_IPADDR 192.168.100.2
102 #define CONFIG_SERVERIP 192.168.100.1
103 #define CONFIG_NETMASK 255.255.255.0
104 #define HOSTNAME inka4x0
105 #define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
106 #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
107
108 #define CONFIG_EXTRA_ENV_SETTINGS \
109 "netdev=eth0\0" \
110 "nfsargs=setenv bootargs root=/dev/nfs rw " \
111 "nfsroot=${serverip}:${rootpath}\0" \
112 "ramargs=setenv bootargs root=/dev/ram rw\0" \
113 "addip=setenv bootargs ${bootargs} " \
114 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
115 ":${hostname}:${netdev}:off panic=1\0" \
116 "addcons=setenv bootargs ${bootargs} " \
117 "console=ttyS0,${baudrate}\0" \
118 "flash_nfs=run nfsargs addip addcons;" \
119 "bootm ${kernel_addr}\0" \
120 "net_nfs=tftp 200000 ${bootfile};" \
121 "run nfsargs addip addcons;bootm\0" \
122 "enable_disp=mw.l 100000 04000000 1;" \
123 "cp.l 100000 f0000b20 1;" \
124 "cp.l 100000 f0000b28 1\0" \
125 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
126 "ide_boot=ext2load ide 0:1 200000 uImage;" \
127 "run ideargs addip addcons enable_disp;bootm\0" \
128 "brightness=255\0" \
129 ""
130
131 #define CONFIG_BOOTCOMMAND "run ide_boot"
132
133 /*
134 * IPB Bus clocking configuration.
135 */
136 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
137
138 /*
139 * Flash configuration
140 */
141 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
142 #define CONFIG_FLASH_CFI_DRIVER 1
143 #define CONFIG_SYS_FLASH_BASE 0xffe00000
144 #define CONFIG_SYS_FLASH_SIZE 0x00200000
145 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
146 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
147 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
148 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
149
150 /*
151 * Environment settings
152 */
153 #define CONFIG_ENV_IS_IN_FLASH 1
154 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
155 #define CONFIG_ENV_SIZE 0x2000
156 #define CONFIG_ENV_SECT_SIZE 0x2000
157 #define CONFIG_ENV_OVERWRITE 1
158 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
159
160 /*
161 * Memory map
162 */
163 #define CONFIG_SYS_MBAR 0xF0000000
164 #define CONFIG_SYS_SDRAM_BASE 0x00000000
165 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
166
167 /*
168 * SDRAM controller configuration
169 */
170 #undef CONFIG_SDR_MT48LC16M16A2
171 #undef CONFIG_DDR_MT46V16M16
172 #undef CONFIG_DDR_MT46V32M16
173 #undef CONFIG_DDR_HYB25D512160BF
174 #define CONFIG_DDR_K4H511638C
175
176 /* Use ON-Chip SRAM until RAM will be available */
177 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
178
179 /* preserve space for the post_word at end of on-chip SRAM */
180 #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
181
182 #ifdef CONFIG_POST
183 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
184 #else
185 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
186 #endif
187
188 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
189 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
190
191 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
192 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
193 # define CONFIG_SYS_RAMBOOT 1
194 #endif
195
196 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
197 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
198 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
199
200 /*
201 * Ethernet configuration
202 */
203 #define CONFIG_MPC5xxx_FEC 1
204 #define CONFIG_MPC5xxx_FEC_MII100
205 /*
206 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
207 */
208 /* #define CONFIG_MPC5xxx_FEC_MII10 */
209 #define CONFIG_PHY_ADDR 0x00
210 #define CONFIG_MII
211
212 /*
213 * GPIO configuration
214 *
215 * use CS1 as gpio_wkup_6 output
216 * Bit 0 (mask: 0x80000000): 0
217 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
218 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
219 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
220 * EEPROM
221 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
222 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
223 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
224 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
225 */
226 #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
227
228 /*
229 * RTC configuration
230 */
231 #define CONFIG_RTC_RTC4543 1 /* use external RTC */
232
233 /*
234 * Software (bit-bang) three wire serial configuration
235 *
236 * Note that we need the ifdefs because otherwise compilation of
237 * mkimage.c fails.
238 */
239 #define CONFIG_SOFT_TWS 1
240
241 #ifdef TWS_IMPLEMENTATION
242 #include <mpc5xxx.h>
243 #include <asm/io.h>
244
245 #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
246 #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
247 #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
248 #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
249
250 static inline void tws_ce(unsigned bit)
251 {
252 struct mpc5xxx_wu_gpio *wu_gpio =
253 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
254 if (bit)
255 setbits_8(&wu_gpio->dvo, TWS_CE);
256 else
257 clrbits_8(&wu_gpio->dvo, TWS_CE);
258 }
259
260 static inline void tws_wr(unsigned bit)
261 {
262 struct mpc5xxx_wu_gpio *wu_gpio =
263 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
264 if (bit)
265 setbits_8(&wu_gpio->dvo, TWS_WR);
266 else
267 clrbits_8(&wu_gpio->dvo, TWS_WR);
268 }
269
270 static inline void tws_clk(unsigned bit)
271 {
272 struct mpc5xxx_gpio *gpio =
273 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
274 if (bit)
275 setbits_8(&gpio->sint_dvo, TWS_CLK);
276 else
277 clrbits_8(&gpio->sint_dvo, TWS_CLK);
278 }
279
280 static inline void tws_data(unsigned bit)
281 {
282 struct mpc5xxx_gpio *gpio =
283 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
284 if (bit)
285 setbits_8(&gpio->sint_dvo, TWS_DATA);
286 else
287 clrbits_8(&gpio->sint_dvo, TWS_DATA);
288 }
289
290 static inline unsigned tws_data_read(void)
291 {
292 struct mpc5xxx_gpio *gpio =
293 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
294 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
295 }
296
297 static inline void tws_data_config_output(unsigned output)
298 {
299 struct mpc5xxx_gpio *gpio =
300 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
301 if (output)
302 setbits_8(&gpio->sint_ddr, TWS_DATA);
303 else
304 clrbits_8(&gpio->sint_ddr, TWS_DATA);
305 }
306 #endif /* TWS_IMPLEMENTATION */
307
308 /*
309 * Miscellaneous configurable options
310 */
311 #define CONFIG_SYS_LONGHELP /* undef to save memory */
312 #if defined(CONFIG_CMD_KGDB)
313 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
314 #else
315 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
316 #endif
317 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
318 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
319 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
320
321 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
322 #if defined(CONFIG_CMD_KGDB)
323 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
324 #endif
325
326 /* Enable an alternate, more extensive memory test */
327 #define CONFIG_SYS_ALT_MEMTEST
328
329 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
330 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
331
332 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
333
334 /*
335 * Various low-level settings
336 */
337 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
338 #define CONFIG_SYS_HID0_FINAL HID0_ICE
339
340 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
341 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
342 #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
343 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
344 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
345
346 /* 32Mbit SRAM @0x30000000 */
347 #define CONFIG_SYS_CS1_START 0x30000000
348 #define CONFIG_SYS_CS1_SIZE 0x00400000
349 #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
350
351 /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
352 #define CONFIG_SYS_CS2_START 0x80000000
353 #define CONFIG_SYS_CS2_SIZE 0x0001000
354 #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
355
356 /* GPIO in @0x30400000 */
357 #define CONFIG_SYS_CS3_START 0x30400000
358 #define CONFIG_SYS_CS3_SIZE 0x00100000
359 #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
360
361 #define CONFIG_SYS_CS_BURST 0x00000000
362 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
363
364 /*-----------------------------------------------------------------------
365 * USB stuff
366 *-----------------------------------------------------------------------
367 */
368 #define CONFIG_USB_OHCI
369 #define CONFIG_USB_CLOCK 0x00015555
370 #define CONFIG_USB_CONFIG 0x00001000
371
372 /*-----------------------------------------------------------------------
373 * IDE/ATA stuff Supports IDE harddisk
374 *-----------------------------------------------------------------------
375 */
376
377 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
378
379 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
380 #undef CONFIG_IDE_LED /* LED for ide not supported */
381
382 #define CONFIG_IDE_PREINIT
383
384 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
385 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
386
387 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
388 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
389 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
390 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
391 #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
392 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
393
394 #define CONFIG_ATAPI 1
395
396 #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
397
398 #endif /* __CONFIG_H */