]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/kilauea.h
Merge branch 'master' of git://git.denx.de/u-boot-imx
[people/ms/u-boot.git] / include / configs / kilauea.h
1 /*
2 * Copyright (c) 2008 Nuovation System Designs, LLC
3 * Grant Erickson <gerickson@nuovations.com>
4 *
5 * (C) Copyright 2007
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27 /************************************************************************
28 * kilauea.h - configuration for AMCC Kilauea (405EX)
29 ***********************************************************************/
30
31 #ifndef __CONFIG_H
32 #define __CONFIG_H
33
34 /*-----------------------------------------------------------------------
35 * High Level Configuration Options
36 *----------------------------------------------------------------------*/
37 #define CONFIG_KILAUEA 1 /* Board is Kilauea */
38 #define CONFIG_4xx 1 /* ... PPC4xx family */
39 #define CONFIG_405EX 1 /* Specifc 405EX support*/
40 #define CONFIG_SYS_CLK_FREQ 33333333 /* ext frequency to pll */
41
42 #ifndef CONFIG_SYS_TEXT_BASE
43 #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
44 #endif
45
46 /*
47 * Include common defines/options for all AMCC eval boards
48 */
49 #define CONFIG_HOSTNAME kilauea
50 #include "amcc-common.h"
51
52 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
53 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
54 #define CONFIG_BOARD_TYPES
55 #define CONFIG_BOARD_EMAC_COUNT
56
57 /*-----------------------------------------------------------------------
58 * Base addresses -- Note these are effective addresses where the
59 * actual resources get mapped (not physical addresses)
60 *----------------------------------------------------------------------*/
61 #define CONFIG_SYS_FLASH_BASE 0xFC000000
62 #define CONFIG_SYS_NAND_ADDR 0xF8000000
63 #define CONFIG_SYS_FPGA_BASE 0xF0000000
64
65 /*-----------------------------------------------------------------------
66 * Initial RAM & Stack Pointer Configuration Options
67 *
68 * There are traditionally three options for the primordial
69 * (i.e. initial) stack usage on the 405-series:
70 *
71 * 1) On-chip Memory (OCM) (i.e. SRAM)
72 * 2) Data cache
73 * 3) SDRAM
74 *
75 * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
76 * the latter of which is less than desireable since it requires
77 * setting up the SDRAM and ECC in assembly code.
78 *
79 * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
80 * select on the External Bus Controller (EBC) and then select a
81 * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
82 * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
83 * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
84 * physical SDRAM to use (3).
85 *-----------------------------------------------------------------------*/
86
87 #define CONFIG_SYS_INIT_DCACHE_CS 4
88
89 #if defined(CONFIG_SYS_INIT_DCACHE_CS)
90 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
91 #else
92 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
93 #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
94
95 #define CONFIG_SYS_INIT_RAM_END (4 << 10) /* 4 KiB */
96 #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
97 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
98
99 /*
100 * If the data cache is being used for the primordial stack and global
101 * data area, the POST word must be placed somewhere else. The General
102 * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
103 * its compare and mask register contents across reset, so it is used
104 * for the POST word.
105 */
106
107 #if defined(CONFIG_SYS_INIT_DCACHE_CS)
108 # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
109 # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
110 #else
111 # define CONFIG_SYS_INIT_EXTRA_SIZE 16
112 # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
113 # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
114 #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
115
116 /*-----------------------------------------------------------------------
117 * Serial Port
118 *----------------------------------------------------------------------*/
119 #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
120 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
121
122 /*-----------------------------------------------------------------------
123 * Environment
124 *----------------------------------------------------------------------*/
125 #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
126 #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
127 #else
128 #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
129 #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
130 #endif
131
132 /*-----------------------------------------------------------------------
133 * FLASH related
134 *----------------------------------------------------------------------*/
135 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
136 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
137
138 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
139 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
140 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
141
142 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
143 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
144
145 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
146 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
147
148 #ifdef CONFIG_ENV_IS_IN_FLASH
149 #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
150 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
151 #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
152
153 /* Address and size of Redundant Environment Sector */
154 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
155 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
156 #endif /* CONFIG_ENV_IS_IN_FLASH */
157
158 /*
159 * IPL (Initial Program Loader, integrated inside CPU)
160 * Will load first 4k from NAND (SPL) into cache and execute it from there.
161 *
162 * SPL (Secondary Program Loader)
163 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
164 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
165 * controller and the NAND controller so that the special U-Boot image can be
166 * loaded from NAND to SDRAM.
167 *
168 * NUB (NAND U-Boot)
169 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
170 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
171 *
172 * On 405EX the SPL is copied to SDRAM before the NAND controller is
173 * set up. While still running from location 0xfffff000...0xffffffff the
174 * NAND controller cannot be accessed since it is attached to CS0 too.
175 */
176 #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
177 #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
178 #define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
179 #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
180 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
181 #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
182
183 /*
184 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
185 */
186 #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
187 #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
188
189 /*
190 * Now the NAND chip has to be defined (no autodetection used!)
191 */
192 #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
193 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
194 #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
195 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
196 #define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
197
198 #define CONFIG_SYS_NAND_ECCSIZE 256
199 #define CONFIG_SYS_NAND_ECCBYTES 3
200 #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
201 #define CONFIG_SYS_NAND_OOBSIZE 16
202 #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
203 #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
204
205 #ifdef CONFIG_ENV_IS_IN_NAND
206 /*
207 * For NAND booting the environment is embedded in the U-Boot image. Please take
208 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
209 */
210 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
211 #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
212 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
213 #endif
214
215 /*-----------------------------------------------------------------------
216 * NAND FLASH
217 *----------------------------------------------------------------------*/
218 #define CONFIG_SYS_MAX_NAND_DEVICE 1
219 #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
220 #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
221
222 /*-----------------------------------------------------------------------
223 * DDR SDRAM
224 *----------------------------------------------------------------------*/
225 #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
226
227 /*
228 * CONFIG_PPC4xx_DDR_AUTOCALIBRATION
229 *
230 * Note: DDR Autocalibration Method_A scans the full range of possible PPC4xx
231 * SDRAM Controller DDR autocalibration values and takes a lot longer
232 * to run than Method_B.
233 * (See the Method_A and Method_B algorithm discription in the file:
234 * arch/powerpc/cpu/ppc4xx/4xx_ibm_ddr2_autocalib.c)
235 * Define CONFIG_PPC4xx_DDR_METHOD_A to use DDR autocalibration Method_A
236 *
237 * DDR Autocalibration Method_B is the default.
238 */
239 #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
240 #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
241 #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
242 #undef CONFIG_PPC4xx_DDR_METHOD_A
243 #endif
244
245 #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
246
247 /* DDR1/2 SDRAM Device Control Register Data Values */
248 #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
249 SDRAM_RXBAS_SDSZ_256MB | \
250 SDRAM_RXBAS_SDAM_MODE7 | \
251 SDRAM_RXBAS_SDBE_ENABLE)
252 #define CONFIG_SYS_SDRAM0_MB1CF SDRAM_RXBAS_SDBE_DISABLE
253 #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
254 #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
255 #define CONFIG_SYS_SDRAM0_MCOPT1 (SDRAM_MCOPT1_PMU_OPEN | \
256 SDRAM_MCOPT1_8_BANKS | \
257 SDRAM_MCOPT1_DDR2_TYPE | \
258 SDRAM_MCOPT1_QDEP | \
259 SDRAM_MCOPT1_DCOO_DISABLED)
260 #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
261 #define CONFIG_SYS_SDRAM0_MODT0 (SDRAM_MODT_EB0W_ENABLE | \
262 SDRAM_MODT_EB0R_ENABLE)
263 #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
264 #define CONFIG_SYS_SDRAM0_CODT (SDRAM_CODT_RK0R_ON | \
265 SDRAM_CODT_CKLZ_36OHM | \
266 SDRAM_CODT_DQS_1_8_V_DDR2 | \
267 SDRAM_CODT_IO_NMODE)
268 #define CONFIG_SYS_SDRAM0_RTR SDRAM_RTR_RINT_ENCODE(1560)
269 #define CONFIG_SYS_SDRAM0_INITPLR0 (SDRAM_INITPLR_ENABLE | \
270 SDRAM_INITPLR_IMWT_ENCODE(80) | \
271 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_NOP))
272 #define CONFIG_SYS_SDRAM0_INITPLR1 (SDRAM_INITPLR_ENABLE | \
273 SDRAM_INITPLR_IMWT_ENCODE(3) | \
274 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
275 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
276 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
277 #define CONFIG_SYS_SDRAM0_INITPLR2 (SDRAM_INITPLR_ENABLE | \
278 SDRAM_INITPLR_IMWT_ENCODE(2) | \
279 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
280 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR2) | \
281 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR2_TEMP_COMMERCIAL))
282 #define CONFIG_SYS_SDRAM0_INITPLR3 (SDRAM_INITPLR_ENABLE | \
283 SDRAM_INITPLR_IMWT_ENCODE(2) | \
284 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
285 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR3) | \
286 SDRAM_INITPLR_IMA_ENCODE(0))
287 #define CONFIG_SYS_SDRAM0_INITPLR4 (SDRAM_INITPLR_ENABLE | \
288 SDRAM_INITPLR_IMWT_ENCODE(2) | \
289 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
290 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
291 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_DQS_DISABLE | \
292 JEDEC_MA_EMR_RTT_75OHM))
293 #define CONFIG_SYS_SDRAM0_INITPLR5 (SDRAM_INITPLR_ENABLE | \
294 SDRAM_INITPLR_IMWT_ENCODE(2) | \
295 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
296 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
297 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
298 JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
299 JEDEC_MA_MR_BLEN_4 | \
300 JEDEC_MA_MR_DLL_RESET))
301 #define CONFIG_SYS_SDRAM0_INITPLR6 (SDRAM_INITPLR_ENABLE | \
302 SDRAM_INITPLR_IMWT_ENCODE(3) | \
303 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_PRECHARGE) | \
304 SDRAM_INITPLR_IBA_ENCODE(0x0) | \
305 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_PRECHARGE_ALL))
306 #define CONFIG_SYS_SDRAM0_INITPLR7 (SDRAM_INITPLR_ENABLE | \
307 SDRAM_INITPLR_IMWT_ENCODE(26) | \
308 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
309 #define CONFIG_SYS_SDRAM0_INITPLR8 (SDRAM_INITPLR_ENABLE | \
310 SDRAM_INITPLR_IMWT_ENCODE(26) | \
311 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
312 #define CONFIG_SYS_SDRAM0_INITPLR9 (SDRAM_INITPLR_ENABLE | \
313 SDRAM_INITPLR_IMWT_ENCODE(26) | \
314 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
315 #define CONFIG_SYS_SDRAM0_INITPLR10 (SDRAM_INITPLR_ENABLE | \
316 SDRAM_INITPLR_IMWT_ENCODE(26) | \
317 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_REFRESH))
318 #define CONFIG_SYS_SDRAM0_INITPLR11 (SDRAM_INITPLR_ENABLE | \
319 SDRAM_INITPLR_IMWT_ENCODE(2) | \
320 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
321 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_MR) | \
322 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_MR_WR_DDR2_3_CYC | \
323 JEDEC_MA_MR_CL_DDR2_4_0_CLK | \
324 JEDEC_MA_MR_BLEN_4))
325 #define CONFIG_SYS_SDRAM0_INITPLR12 (SDRAM_INITPLR_ENABLE | \
326 SDRAM_INITPLR_IMWT_ENCODE(2) | \
327 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
328 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
329 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_ENTER | \
330 JEDEC_MA_EMR_RDQS_DISABLE | \
331 JEDEC_MA_EMR_DQS_DISABLE | \
332 JEDEC_MA_EMR_RTT_DISABLED | \
333 JEDEC_MA_EMR_ODS_NORMAL))
334 #define CONFIG_SYS_SDRAM0_INITPLR13 (SDRAM_INITPLR_ENABLE | \
335 SDRAM_INITPLR_IMWT_ENCODE(2) | \
336 SDRAM_INITPLR_ICMD_ENCODE(JEDEC_CMD_EMR) | \
337 SDRAM_INITPLR_IBA_ENCODE(JEDEC_BA_EMR) | \
338 SDRAM_INITPLR_IMA_ENCODE(JEDEC_MA_EMR_OCD_EXIT | \
339 JEDEC_MA_EMR_RDQS_DISABLE | \
340 JEDEC_MA_EMR_DQS_DISABLE | \
341 JEDEC_MA_EMR_RTT_DISABLED | \
342 JEDEC_MA_EMR_ODS_NORMAL))
343 #define CONFIG_SYS_SDRAM0_INITPLR14 (SDRAM_INITPLR_DISABLE)
344 #define CONFIG_SYS_SDRAM0_INITPLR15 (SDRAM_INITPLR_DISABLE)
345 #define CONFIG_SYS_SDRAM0_RQDC (SDRAM_RQDC_RQDE_ENABLE | \
346 SDRAM_RQDC_RQFD_ENCODE(56))
347 #define CONFIG_SYS_SDRAM0_RFDC SDRAM_RFDC_RFFD_ENCODE(521)
348 #define CONFIG_SYS_SDRAM0_RDCC (SDRAM_RDCC_RDSS_T2)
349 #define CONFIG_SYS_SDRAM0_DLCR (SDRAM_DLCR_DCLM_AUTO | \
350 SDRAM_DLCR_DLCS_CONT_DONE | \
351 SDRAM_DLCR_DLCV_ENCODE(165))
352 #define CONFIG_SYS_SDRAM0_CLKTR (SDRAM_CLKTR_CLKP_180_DEG_ADV)
353 #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
354 #define CONFIG_SYS_SDRAM0_SDTR1 (SDRAM_SDTR1_LDOF_2_CLK | \
355 SDRAM_SDTR1_RTW_2_CLK | \
356 SDRAM_SDTR1_RTRO_1_CLK)
357 #define CONFIG_SYS_SDRAM0_SDTR2 (SDRAM_SDTR2_RCD_3_CLK | \
358 SDRAM_SDTR2_WTR_2_CLK | \
359 SDRAM_SDTR2_XSNR_32_CLK | \
360 SDRAM_SDTR2_WPC_4_CLK | \
361 SDRAM_SDTR2_RPC_2_CLK | \
362 SDRAM_SDTR2_RP_3_CLK | \
363 SDRAM_SDTR2_RRD_2_CLK)
364 #define CONFIG_SYS_SDRAM0_SDTR3 (SDRAM_SDTR3_RAS_ENCODE(8) | \
365 SDRAM_SDTR3_RC_ENCODE(11) | \
366 SDRAM_SDTR3_XCS | \
367 SDRAM_SDTR3_RFC_ENCODE(26))
368 #define CONFIG_SYS_SDRAM0_MMODE (SDRAM_MMODE_WR_DDR2_3_CYC | \
369 SDRAM_MMODE_DCL_DDR2_4_0_CLK | \
370 SDRAM_MMODE_BLEN_4)
371 #define CONFIG_SYS_SDRAM0_MEMODE (SDRAM_MEMODE_DQS_DISABLE | \
372 SDRAM_MEMODE_RTT_75OHM)
373
374 /*-----------------------------------------------------------------------
375 * I2C
376 *----------------------------------------------------------------------*/
377 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
378
379 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
380 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
381 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
382 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
383
384 /* I2C bootstrap EEPROM */
385 #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
386 #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
387 #define CONFIG_4xx_CONFIG_BLOCKSIZE 16
388
389 /* Standard DTT sensor configuration */
390 #define CONFIG_DTT_DS1775 1
391 #define CONFIG_DTT_SENSORS { 0 }
392 #define CONFIG_SYS_I2C_DTT_ADDR 0x48
393
394 /* RTC configuration */
395 #define CONFIG_RTC_DS1338 1
396 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
397
398 /*-----------------------------------------------------------------------
399 * Ethernet
400 *----------------------------------------------------------------------*/
401 #define CONFIG_M88E1111_PHY 1
402 #define CONFIG_IBM_EMAC4_V4 1
403 #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
404 #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
405
406 #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
407 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
408
409 #define CONFIG_HAS_ETH0 1
410
411 #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
412 #define CONFIG_PHY1_ADDR 2
413
414 /* Debug messages for the DDR autocalibration */
415 #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
416
417 /*
418 * Default environment variables
419 */
420 #define CONFIG_EXTRA_ENV_SETTINGS \
421 CONFIG_AMCC_DEF_ENV \
422 CONFIG_AMCC_DEF_ENV_POWERPC \
423 CONFIG_AMCC_DEF_ENV_PPC_OLD \
424 CONFIG_AMCC_DEF_ENV_NOR_UPD \
425 CONFIG_AMCC_DEF_ENV_NAND_UPD \
426 "logversion=2\0" \
427 "kernel_addr=fc000000\0" \
428 "fdt_addr=fc1e0000\0" \
429 "ramdisk_addr=fc200000\0" \
430 "pciconfighost=1\0" \
431 "pcie_mode=RP:RP\0" \
432 ""
433
434 /*
435 * Commands additional to the ones defined in amcc-common.h
436 */
437 #define CONFIG_CMD_CHIP_CONFIG
438 #define CONFIG_CMD_DATE
439 #define CONFIG_CMD_LOG
440 #define CONFIG_CMD_NAND
441 #define CONFIG_CMD_PCI
442 #define CONFIG_CMD_SNTP
443
444 /*
445 * Don't run the memory POST on the NAND-booting version. It will
446 * overwrite part of the U-Boot image which is already loaded from NAND
447 * to SDRAM.
448 */
449 #if defined(CONFIG_NAND_U_BOOT)
450 #define CONFIG_SYS_POST_MEMORY_ON 0
451 #else
452 #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
453 #endif
454
455 /* POST support */
456 #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
457 CONFIG_SYS_POST_CPU | \
458 CONFIG_SYS_POST_ETHER | \
459 CONFIG_SYS_POST_I2C | \
460 CONFIG_SYS_POST_MEMORY_ON | \
461 CONFIG_SYS_POST_UART)
462
463 /* Define here the base-addresses of the UARTs to test in POST */
464 #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
465 CONFIG_SYS_NS16550_COM2 }
466
467 #define CONFIG_LOGBUFFER
468 #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
469
470 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
471
472 /*-----------------------------------------------------------------------
473 * PCI stuff
474 *----------------------------------------------------------------------*/
475 #define CONFIG_PCI /* include pci support */
476 #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
477 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
478 #define CONFIG_PCI_CONFIG_HOST_BRIDGE
479
480 /*-----------------------------------------------------------------------
481 * PCIe stuff
482 *----------------------------------------------------------------------*/
483 #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
484 #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
485
486 #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
487 #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
488 #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
489
490 #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
491 #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
492 #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
493
494 #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
495 #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
496
497 /* base address of inbound PCIe window */
498 #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
499
500 /*-----------------------------------------------------------------------
501 * External Bus Controller (EBC) Setup
502 *----------------------------------------------------------------------*/
503 #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
504 /* booting from NAND, so NAND chips select has to be on CS 0 */
505 #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
506
507 /* Memory Bank 1 (NOR-FLASH) initialization */
508 #define CONFIG_SYS_EBC_PB1AP 0x05806500
509 #define CONFIG_SYS_EBC_PB1CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
510
511 /* Memory Bank 0 (NAND-FLASH) initialization */
512 #define CONFIG_SYS_EBC_PB0AP 0x018003c0
513 #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
514 #else
515 #define CONFIG_SYS_NAND_CS 1 /* NAND chip connected to CSx */
516
517 /* Memory Bank 0 (NOR-FLASH) initialization */
518 #define CONFIG_SYS_EBC_PB0AP 0x05806500
519 #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit*/
520
521 /* Memory Bank 1 (NAND-FLASH) initialization */
522 #define CONFIG_SYS_EBC_PB1AP 0x018003c0
523 #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NAND_ADDR | 0x1e000)
524 #endif
525
526 /* Memory Bank 2 (FPGA) initialization */
527 #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_ENABLED | \
528 EBC_BXAP_FWT_ENCODE(6) | \
529 EBC_BXAP_BWT_ENCODE(1) | \
530 EBC_BXAP_BCE_DISABLE | \
531 EBC_BXAP_BCT_2TRANS | \
532 EBC_BXAP_CSN_ENCODE(0) | \
533 EBC_BXAP_OEN_ENCODE(0) | \
534 EBC_BXAP_WBN_ENCODE(3) | \
535 EBC_BXAP_WBF_ENCODE(1) | \
536 EBC_BXAP_TH_ENCODE(4) | \
537 EBC_BXAP_RE_DISABLED | \
538 EBC_BXAP_SOR_DELAYED | \
539 EBC_BXAP_BEM_WRITEONLY | \
540 EBC_BXAP_PEN_DISABLED)
541 #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA_BASE | 0x18000)
542
543 #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
544
545 /*-----------------------------------------------------------------------
546 * GPIO Setup
547 *----------------------------------------------------------------------*/
548 #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
549 { \
550 /* GPIO Core 0 */ \
551 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
552 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
553 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
554 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
555 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
556 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
557 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
558 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
559 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
560 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
561 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
562 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
563 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
564 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
565 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
566 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
567 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
568 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
569 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
570 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
571 {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
572 {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
573 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
574 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
575 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
576 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
577 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
578 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
579 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO28 */ \
580 {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
581 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
582 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
583 } \
584 }
585
586 /*-----------------------------------------------------------------------
587 * Some Kilauea stuff..., mainly fpga registers
588 */
589 #define CONFIG_SYS_FPGA_REG_BASE CONFIG_SYS_FPGA_BASE
590 #define CONFIG_SYS_FPGA_FIFO_BASE (CONFIG_SYS_FPGA_BASE | (1 << 10))
591
592 /* interrupt */
593 #define CONFIG_SYS_FPGA_SLIC0_R_DPRAM_INT 0x80000000
594 #define CONFIG_SYS_FPGA_SLIC0_W_DPRAM_INT 0x40000000
595 #define CONFIG_SYS_FPGA_SLIC1_R_DPRAM_INT 0x20000000
596 #define CONFIG_SYS_FPGA_SLIC1_W_DPRAM_INT 0x10000000
597 #define CONFIG_SYS_FPGA_PHY0_INT 0x08000000
598 #define CONFIG_SYS_FPGA_PHY1_INT 0x04000000
599 #define CONFIG_SYS_FPGA_SLIC0_INT 0x02000000
600 #define CONFIG_SYS_FPGA_SLIC1_INT 0x01000000
601
602 /* DPRAM setting */
603 /* 00: 32B; 01: 64B; 10: 128B; 11: 256B */
604 #define CONFIG_SYS_FPGA_DPRAM_R_INT_LINE 0x00400000 /* 64 B */
605 #define CONFIG_SYS_FPGA_DPRAM_W_INT_LINE 0x00100000 /* 64 B */
606 #define CONFIG_SYS_FPGA_DPRAM_RW_TYPE 0x00080000
607 #define CONFIG_SYS_FPGA_DPRAM_RST 0x00040000
608 #define CONFIG_SYS_FPGA_UART0_FO 0x00020000
609 #define CONFIG_SYS_FPGA_UART1_FO 0x00010000
610
611 /* loopback */
612 #define CONFIG_SYS_FPGA_CHIPSIDE_LOOPBACK 0x00004000
613 #define CONFIG_SYS_FPGA_LINESIDE_LOOPBACK 0x00008000
614 #define CONFIG_SYS_FPGA_SLIC0_ENABLE 0x00002000
615 #define CONFIG_SYS_FPGA_SLIC1_ENABLE 0x00001000
616 #define CONFIG_SYS_FPGA_SLIC0_CS 0x00000800
617 #define CONFIG_SYS_FPGA_SLIC1_CS 0x00000400
618 #define CONFIG_SYS_FPGA_USER_LED0 0x00000200
619 #define CONFIG_SYS_FPGA_USER_LED1 0x00000100
620
621 #define CONFIG_SYS_FPGA_MAGIC_MASK 0xffff0000
622 #define CONFIG_SYS_FPGA_MAGIC 0xabcd0000
623 #define CONFIG_SYS_FPGA_VER_MASK 0x0000ff00
624
625 #endif /* __CONFIG_H */