]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls1021aiot.h
02bfbd0a7db66217645276a1291e1fd61d2cc325
[people/ms/u-boot.git] / include / configs / ls1021aiot.h
1 /*
2 * Copyright 2016 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
11
12 #define CONFIG_SYS_FSL_CLK
13
14 /*
15 * Size of malloc() pool
16 */
17 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
18
19 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
20 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
21
22 /* XHCI Support - enabled by default */
23 #define CONFIG_USB_XHCI_FSL
24 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
25
26 #define CONFIG_SYS_CLK_FREQ 100000000
27 #define CONFIG_DDR_CLK_FREQ 100000000
28
29 /*
30 * DDR: 800 MHz ( 1600 MT/s data rate )
31 */
32
33 #define DDR_SDRAM_CFG 0x470c0008
34 #define DDR_CS0_BNDS 0x008000bf
35 #define DDR_CS0_CONFIG 0x80014302
36 #define DDR_TIMING_CFG_0 0x50550004
37 #define DDR_TIMING_CFG_1 0xbcb38c56
38 #define DDR_TIMING_CFG_2 0x0040d120
39 #define DDR_TIMING_CFG_3 0x010e1000
40 #define DDR_TIMING_CFG_4 0x00000001
41 #define DDR_TIMING_CFG_5 0x03401400
42 #define DDR_SDRAM_CFG_2 0x00401010
43 #define DDR_SDRAM_MODE 0x00061c60
44 #define DDR_SDRAM_MODE_2 0x00180000
45 #define DDR_SDRAM_INTERVAL 0x18600618
46 #define DDR_DDR_WRLVL_CNTL 0x8655f605
47 #define DDR_DDR_WRLVL_CNTL_2 0x05060607
48 #define DDR_DDR_WRLVL_CNTL_3 0x05050505
49 #define DDR_DDR_CDR1 0x80040000
50 #define DDR_DDR_CDR2 0x00000001
51 #define DDR_SDRAM_CLK_CNTL 0x02000000
52 #define DDR_DDR_ZQ_CNTL 0x89080600
53 #define DDR_CS0_CONFIG_2 0
54 #define DDR_SDRAM_CFG_MEM_EN 0x80000000
55 #define SDRAM_CFG2_D_INIT 0x00000010
56 #define DDR_CDR2_VREF_TRAIN_EN 0x00000080
57 #define SDRAM_CFG2_FRC_SR 0x80000000
58 #define SDRAM_CFG_BI 0x00000001
59
60 #ifdef CONFIG_RAMBOOT_PBL
61 #define CONFIG_SYS_FSL_PBL_PBI \
62 board/freescale/ls1021aiot/ls102xa_pbi.cfg
63 #endif
64
65 #ifdef CONFIG_SD_BOOT
66 #define CONFIG_SYS_FSL_PBL_RCW \
67 board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg
68 #define CONFIG_SPL_FRAMEWORK
69 #define CONFIG_SPL_LIBCOMMON_SUPPORT
70 #define CONFIG_SPL_LIBGENERIC_SUPPORT
71 #define CONFIG_SPL_ENV_SUPPORT
72 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
73 #define CONFIG_SPL_I2C_SUPPORT
74 #define CONFIG_SPL_WATCHDOG_SUPPORT
75 #define CONFIG_SPL_SERIAL_SUPPORT
76 #define CONFIG_SPL_MMC_SUPPORT
77 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
78
79 #define CONFIG_SPL_TEXT_BASE 0x10000000
80 #define CONFIG_SPL_MAX_SIZE 0x1a000
81 #define CONFIG_SPL_STACK 0x1001d000
82 #define CONFIG_SPL_PAD_TO 0x1c000
83 #define CONFIG_SYS_TEXT_BASE 0x82000000
84
85 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
86 CONFIG_SYS_MONITOR_LEN)
87 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
88 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
89 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
90 #define CONFIG_SYS_MONITOR_LEN 0x80000
91 #endif
92
93 #ifdef CONFIG_QSPI_BOOT
94 #define CONFIG_SYS_TEXT_BASE 0x40010000
95 #endif
96
97 #define CONFIG_NR_DRAM_BANKS 1
98
99 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
100 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
101
102 /*
103 * Serial Port
104 */
105 #define CONFIG_CONS_INDEX 1
106 #define CONFIG_SYS_NS16550_SERIAL
107 #define CONFIG_SYS_NS16550_REG_SIZE 1
108 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
109
110 /*
111 * I2C
112 */
113 #define CONFIG_CMD_I2C
114 #define CONFIG_SYS_I2C
115 #define CONFIG_SYS_I2C_MXC
116 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
117 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
118 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
119
120 /* EEPROM */
121 #define CONFIG_ID_EEPROM
122 #define CONFIG_SYS_I2C_EEPROM_NXID
123 #define CONFIG_SYS_EEPROM_BUS_NUM 0
124 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
125 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
126
127 /*
128 * MMC
129 */
130 #define CONFIG_CMD_MMC
131 #define CONFIG_FSL_ESDHC
132
133 /* SATA */
134 #define CONFIG_LIBATA
135 #define CONFIG_SCSI_AHCI
136 #define CONFIG_SCSI_AHCI_PLAT
137 #ifndef PCI_DEVICE_ID_FREESCALE_AHCI
138 #define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440
139 #endif
140 #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \
141 PCI_DEVICE_ID_FREESCALE_AHCI}
142
143 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
144 #define CONFIG_SYS_SCSI_MAX_LUN 1
145 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
146 CONFIG_SYS_SCSI_MAX_LUN)
147
148 /* SPI */
149 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
150 #define CONFIG_SPI_FLASH_SPANSION
151
152 /* QSPI */
153 #define QSPI0_AMBA_BASE 0x40000000
154 #define FSL_QSPI_FLASH_SIZE (1 << 24)
155 #define FSL_QSPI_FLASH_NUM 2
156 #define CONFIG_SPI_FLASH_BAR
157 #define CONFIG_SPI_FLASH_SPANSION
158 #endif
159
160 /* DM SPI */
161 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
162 #define CONFIG_CMD_SF
163 #define CONFIG_DM_SPI_FLASH
164 #endif
165
166 /*
167 * eTSEC
168 */
169 #define CONFIG_TSEC_ENET
170
171 #ifdef CONFIG_TSEC_ENET
172 #define CONFIG_MII
173 #define CONFIG_MII_DEFAULT_TSEC 1
174 #define CONFIG_TSEC1 1
175 #define CONFIG_TSEC1_NAME "eTSEC1"
176 #define CONFIG_TSEC2 1
177 #define CONFIG_TSEC2_NAME "eTSEC2"
178
179 #define TSEC1_PHY_ADDR 1
180 #define TSEC2_PHY_ADDR 3
181
182 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
183 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
184
185 #define TSEC1_PHYIDX 0
186 #define TSEC2_PHYIDX 0
187
188 #define CONFIG_ETHPRIME "eTSEC2"
189
190 #define CONFIG_PHY_ATHEROS
191
192 #define CONFIG_HAS_ETH0
193 #define CONFIG_HAS_ETH1
194 #define CONFIG_HAS_ETH2
195 #endif
196
197 /* PCIe */
198 #define CONFIG_PCIE1 /* PCIE controler 1 */
199 #define CONFIG_PCIE2 /* PCIE controler 2 */
200
201 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
202
203 #ifdef CONFIG_PCI
204 #define CONFIG_PCI_SCAN_SHOW
205 #endif
206
207 #define CONFIG_CMD_PING
208 #define CONFIG_CMD_DHCP
209 #define CONFIG_CMD_MII
210
211 #define CONFIG_CMDLINE_TAG
212 #define CONFIG_CMDLINE_EDITING
213
214 #define CONFIG_PEN_ADDR_BIG_ENDIAN
215 #define CONFIG_LAYERSCAPE_NS_ACCESS
216 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
217 #define COUNTER_FREQUENCY 12500000
218
219 #define CONFIG_HWCONFIG
220 #define HWCONFIG_BUFFER_SIZE 256
221
222 #define CONFIG_FSL_DEVICE_DISABLE
223
224 #define CONFIG_EXTRA_ENV_SETTINGS \
225 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
226 "initrd_high=0xffffffff\0" \
227 "fdt_high=0xffffffff\0"
228
229 /*
230 * Miscellaneous configurable options
231 */
232 #define CONFIG_SYS_LONGHELP /* undef to save memory */
233 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
234 #define CONFIG_AUTO_COMPLETE
235
236 #define CONFIG_CMD_GREPENV
237 #define CONFIG_CMD_MEMINFO
238
239 #define CONFIG_SYS_LOAD_ADDR 0x82000000
240
241 #define CONFIG_LS102XA_STREAM_ID
242
243 #define CONFIG_SYS_INIT_SP_OFFSET \
244 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
245 #define CONFIG_SYS_INIT_SP_ADDR \
246 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
247
248 #ifdef CONFIG_SPL_BUILD
249 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
250 #else
251 /* start of monitor */
252 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
253 #endif
254
255 #define CONFIG_SYS_QE_FW_ADDR 0x67f40000
256
257 /*
258 * Environment
259 */
260
261 #define CONFIG_ENV_OVERWRITE
262
263 #if defined(CONFIG_SD_BOOT)
264 #define CONFIG_ENV_OFFSET 0x100000
265 #define CONFIG_SYS_MMC_ENV_DEV 0
266 #define CONFIG_ENV_SIZE 0x2000
267 #elif defined(CONFIG_QSPI_BOOT)
268 #define CONFIG_ENV_SIZE 0x2000
269 #define CONFIG_ENV_OFFSET 0x100000
270 #define CONFIG_ENV_SECT_SIZE 0x10000
271 #endif
272
273 #define CONFIG_OF_BOARD_SETUP
274 #define CONFIG_OF_STDOUT_VIA_ALIAS
275
276 #define CONFIG_MISC_INIT_R
277
278 #include <asm/fsl_secure_boot.h>
279
280 #endif