]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/ls2080aqds.h
ata: Migrate CONFIG_SCSI_AHCI to Kconfig
[thirdparty/u-boot.git] / include / configs / ls2080aqds.h
1 /*
2 * Copyright 2017 NXP
3 * Copyright 2015 Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 #ifndef __LS2_QDS_H
9 #define __LS2_QDS_H
10
11 #include "ls2080a_common.h"
12
13 #ifndef __ASSEMBLY__
14 unsigned long get_board_sys_clk(void);
15 unsigned long get_board_ddr_clk(void);
16 #endif
17
18 #ifdef CONFIG_FSL_QSPI
19 #define CONFIG_QIXIS_I2C_ACCESS
20 #define CONFIG_SYS_I2C_EARLY_INIT
21 #define CONFIG_SYS_I2C_IFDR_DIV 0x7e
22 #endif
23
24 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
25 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
26 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
27 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
28
29 #define CONFIG_DDR_SPD
30 #define CONFIG_DDR_ECC
31 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
32 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
33 #define SPD_EEPROM_ADDRESS1 0x51
34 #define SPD_EEPROM_ADDRESS2 0x52
35 #define SPD_EEPROM_ADDRESS3 0x53
36 #define SPD_EEPROM_ADDRESS4 0x54
37 #define SPD_EEPROM_ADDRESS5 0x55
38 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
39 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
40 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
41 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
42 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
43 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
44 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
45 #endif
46 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
47
48 /* SATA */
49 #define CONFIG_LIBATA
50 #define CONFIG_SCSI_AHCI_PLAT
51
52 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
53 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
54
55 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
56 #define CONFIG_SYS_SCSI_MAX_LUN 1
57 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
58 CONFIG_SYS_SCSI_MAX_LUN)
59
60 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
61
62 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
63 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
64 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
65
66 #define CONFIG_SYS_NOR0_CSPR \
67 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
68 CSPR_PORT_SIZE_16 | \
69 CSPR_MSEL_NOR | \
70 CSPR_V)
71 #define CONFIG_SYS_NOR0_CSPR_EARLY \
72 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
73 CSPR_PORT_SIZE_16 | \
74 CSPR_MSEL_NOR | \
75 CSPR_V)
76 #define CONFIG_SYS_NOR1_CSPR \
77 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
78 CSPR_PORT_SIZE_16 | \
79 CSPR_MSEL_NOR | \
80 CSPR_V)
81 #define CONFIG_SYS_NOR1_CSPR_EARLY \
82 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
83 CSPR_PORT_SIZE_16 | \
84 CSPR_MSEL_NOR | \
85 CSPR_V)
86 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
87 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
88 FTIM0_NOR_TEADC(0x5) | \
89 FTIM0_NOR_TEAHC(0x5))
90 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
91 FTIM1_NOR_TRAD_NOR(0x1a) |\
92 FTIM1_NOR_TSEQRAD_NOR(0x13))
93 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
94 FTIM2_NOR_TCH(0x4) | \
95 FTIM2_NOR_TWPH(0x0E) | \
96 FTIM2_NOR_TWP(0x1c))
97 #define CONFIG_SYS_NOR_FTIM3 0x04000000
98 #define CONFIG_SYS_IFC_CCR 0x01000000
99
100 #ifdef CONFIG_MTD_NOR_FLASH
101 #define CONFIG_FLASH_CFI_DRIVER
102 #define CONFIG_SYS_FLASH_CFI
103 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
104 #define CONFIG_SYS_FLASH_QUIET_TEST
105 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
106
107 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
108 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
109 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
110 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
111
112 #define CONFIG_SYS_FLASH_EMPTY_INFO
113 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
114 CONFIG_SYS_FLASH_BASE + 0x40000000}
115 #endif
116
117 #define CONFIG_NAND_FSL_IFC
118 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
119 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
120
121 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
122 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
123 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
124 | CSPR_MSEL_NAND /* MSEL = NAND */ \
125 | CSPR_V)
126 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
127
128 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
129 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
130 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
131 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
132 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
133 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
134 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
135
136 #define CONFIG_SYS_NAND_ONFI_DETECTION
137
138 /* ONFI NAND Flash mode0 Timing Params */
139 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
140 FTIM0_NAND_TWP(0x18) | \
141 FTIM0_NAND_TWCHT(0x07) | \
142 FTIM0_NAND_TWH(0x0a))
143 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
144 FTIM1_NAND_TWBE(0x39) | \
145 FTIM1_NAND_TRR(0x0e) | \
146 FTIM1_NAND_TRP(0x18))
147 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
148 FTIM2_NAND_TREH(0x0a) | \
149 FTIM2_NAND_TWHRE(0x1e))
150 #define CONFIG_SYS_NAND_FTIM3 0x0
151
152 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
153 #define CONFIG_SYS_MAX_NAND_DEVICE 1
154 #define CONFIG_MTD_NAND_VERIFY_WRITE
155
156 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
157
158 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
159 #define QIXIS_LBMAP_SWITCH 0x06
160 #define QIXIS_LBMAP_MASK 0x0f
161 #define QIXIS_LBMAP_SHIFT 0
162 #define QIXIS_LBMAP_DFLTBANK 0x00
163 #define QIXIS_LBMAP_ALTBANK 0x04
164 #define QIXIS_LBMAP_NAND 0x09
165 #define QIXIS_LBMAP_SD 0x00
166 #define QIXIS_LBMAP_QSPI 0x0f
167 #define QIXIS_RST_CTL_RESET 0x31
168 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
169 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
170 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
171 #define QIXIS_RCW_SRC_NAND 0x107
172 #define QIXIS_RCW_SRC_SD 0x40
173 #define QIXIS_RCW_SRC_QSPI 0x62
174 #define QIXIS_RST_FORCE_MEM 0x01
175
176 #define CONFIG_SYS_CSPR3_EXT (0x0)
177 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
178 | CSPR_PORT_SIZE_8 \
179 | CSPR_MSEL_GPCM \
180 | CSPR_V)
181 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
182 | CSPR_PORT_SIZE_8 \
183 | CSPR_MSEL_GPCM \
184 | CSPR_V)
185
186 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
187 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
188 /* QIXIS Timing parameters for IFC CS3 */
189 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
190 FTIM0_GPCM_TEADC(0x0e) | \
191 FTIM0_GPCM_TEAHC(0x0e))
192 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
193 FTIM1_GPCM_TRAD(0x3f))
194 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
195 FTIM2_GPCM_TCH(0xf) | \
196 FTIM2_GPCM_TWP(0x3E))
197 #define CONFIG_SYS_CS3_FTIM3 0x0
198
199 #if defined(CONFIG_SPL)
200 #if defined(CONFIG_NAND_BOOT)
201 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
202 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
203 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
204 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
205 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
206 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
207 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
208 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
209 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
210 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
211 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
212 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
213 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
214 #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
215 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
216 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
217 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
218 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
219 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
220 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
221 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
222 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
223 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
224 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
228
229 #define CONFIG_ENV_OFFSET (896 * 1024)
230 #define CONFIG_ENV_SECT_SIZE 0x20000
231 #define CONFIG_ENV_SIZE 0x2000
232 #define CONFIG_SPL_PAD_TO 0x20000
233 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
234 #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
235 #elif defined(CONFIG_SD_BOOT)
236 #define CONFIG_ENV_OFFSET 0x300000
237 #define CONFIG_SYS_MMC_ENV_DEV 0
238 #define CONFIG_ENV_SIZE 0x20000
239 #endif
240 #else
241 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
242 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
243 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
244 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
245 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
246 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
247 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
248 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
249 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
250 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
251 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
252 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
253 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
254 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
255 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
256 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
257 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
258 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
259 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
260 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
261 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
262 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
263 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
264 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
265 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
266 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
267 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
268
269 #ifndef CONFIG_QSPI_BOOT
270 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
271 #define CONFIG_ENV_SECT_SIZE 0x20000
272 #define CONFIG_ENV_SIZE 0x2000
273 #endif
274 #endif
275
276 /* Debug Server firmware */
277 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
278 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
279
280 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
281
282 /*
283 * I2C
284 */
285 #define I2C_MUX_PCA_ADDR 0x77
286 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
287
288 /* I2C bus multiplexer */
289 #define I2C_MUX_CH_DEFAULT 0x8
290
291 /* SPI */
292 #if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
293 #define CONFIG_SPI_FLASH
294
295 #ifdef CONFIG_FSL_DSPI
296 #define CONFIG_SPI_FLASH_STMICRO
297 #define CONFIG_SPI_FLASH_SST
298 #define CONFIG_SPI_FLASH_EON
299 #endif
300
301 #ifdef CONFIG_FSL_QSPI
302 #define CONFIG_SPI_FLASH_SPANSION
303 #define FSL_QSPI_FLASH_SIZE (1 << 26) /* 64MB */
304 #define FSL_QSPI_FLASH_NUM 4
305 #endif
306 /*
307 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
308 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
309 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
310 */
311 #define FSL_QIXIS_BRDCFG9_QSPI 0x1
312
313 #endif
314
315 /*
316 * MMC
317 */
318 #ifdef CONFIG_MMC
319 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
320 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
321 #endif
322
323 /*
324 * RTC configuration
325 */
326 #define RTC
327 #define CONFIG_RTC_DS3231 1
328 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
329
330 /* EEPROM */
331 #define CONFIG_ID_EEPROM
332 #define CONFIG_SYS_I2C_EEPROM_NXID
333 #define CONFIG_SYS_EEPROM_BUS_NUM 0
334 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
335 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
336 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
337 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
338
339 #define CONFIG_FSL_MEMAC
340
341 #ifdef CONFIG_PCI
342 #define CONFIG_PCI_SCAN_SHOW
343 #endif
344
345 /* MMC */
346 #ifdef CONFIG_MMC
347 #define CONFIG_FSL_ESDHC
348 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
349 #endif
350
351 /* Initial environment variables */
352 #undef CONFIG_EXTRA_ENV_SETTINGS
353 #ifdef CONFIG_SECURE_BOOT
354 #define CONFIG_EXTRA_ENV_SETTINGS \
355 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
356 "loadaddr=0x80100000\0" \
357 "kernel_addr=0x100000\0" \
358 "ramdisk_addr=0x800000\0" \
359 "ramdisk_size=0x2000000\0" \
360 "fdt_high=0xa0000000\0" \
361 "initrd_high=0xffffffffffffffff\0" \
362 "kernel_start=0x581000000\0" \
363 "kernel_load=0xa0000000\0" \
364 "kernel_size=0x2800000\0" \
365 "mcmemsize=0x40000000\0" \
366 "mcinitcmd=esbc_validate 0x580700000;" \
367 "esbc_validate 0x580740000;" \
368 "fsl_mc start mc 0x580a00000" \
369 " 0x580e00000 \0"
370 #elif defined(CONFIG_SD_BOOT)
371 #define CONFIG_EXTRA_ENV_SETTINGS \
372 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
373 "loadaddr=0x90100000\0" \
374 "kernel_addr=0x800\0" \
375 "ramdisk_addr=0x800000\0" \
376 "ramdisk_size=0x2000000\0" \
377 "fdt_high=0xa0000000\0" \
378 "initrd_high=0xffffffffffffffff\0" \
379 "kernel_start=0x8000\0" \
380 "kernel_load=0xa0000000\0" \
381 "kernel_size=0x14000\0" \
382 "mcinitcmd=mmcinfo;mmc read 0x80000000 0x5000 0x800;" \
383 "mmc read 0x80100000 0x7000 0x800;" \
384 "fsl_mc start mc 0x80000000 0x80100000\0" \
385 "mcmemsize=0x70000000 \0"
386 #else
387 #define CONFIG_EXTRA_ENV_SETTINGS \
388 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
389 "loadaddr=0x80100000\0" \
390 "kernel_addr=0x100000\0" \
391 "ramdisk_addr=0x800000\0" \
392 "ramdisk_size=0x2000000\0" \
393 "fdt_high=0xa0000000\0" \
394 "initrd_high=0xffffffffffffffff\0" \
395 "kernel_start=0x581000000\0" \
396 "kernel_load=0xa0000000\0" \
397 "kernel_size=0x2800000\0" \
398 "mcmemsize=0x40000000\0" \
399 "mcinitcmd=fsl_mc start mc 0x580a00000" \
400 " 0x580e00000 \0"
401 #endif /* CONFIG_SECURE_BOOT */
402
403
404 #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD)
405 #define CONFIG_FSL_MEMAC
406 #define CONFIG_PHYLIB_10G
407 #define CONFIG_PHY_VITESSE
408 #define CONFIG_PHY_REALTEK
409 #define CONFIG_PHY_TERANETICS
410 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
411 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
412 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
413 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
414
415 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
416 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
417 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
418 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
419 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
420 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
421 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
422 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
423 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
424 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
425 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
426 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
427 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
428 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
429 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
430 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
431
432 #define CONFIG_MII /* MII PHY management */
433 #define CONFIG_ETHPRIME "DPMAC1@xgmii"
434
435 #endif
436
437 #include <asm/fsl_secure_boot.h>
438
439 #endif /* __LS2_QDS_H */