]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/ls2080aqds.h
armv8: LS2080A: Rename LS2085A to reflect LS2080A
[people/ms/u-boot.git] / include / configs / ls2080aqds.h
1 /*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef __LS2_QDS_H
8 #define __LS2_QDS_H
9
10 #include "ls2080a_common.h"
11
12 #define CONFIG_DISPLAY_BOARDINFO
13
14 #ifndef __ASSEMBLY__
15 unsigned long get_board_sys_clk(void);
16 unsigned long get_board_ddr_clk(void);
17 #endif
18
19 #define CONFIG_SYS_FSL_CLK
20 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
21 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
22 #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
23
24 #define CONFIG_DDR_SPD
25 #define CONFIG_DDR_ECC
26 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
27 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
28 #define SPD_EEPROM_ADDRESS1 0x51
29 #define SPD_EEPROM_ADDRESS2 0x52
30 #define SPD_EEPROM_ADDRESS3 0x53
31 #define SPD_EEPROM_ADDRESS4 0x54
32 #define SPD_EEPROM_ADDRESS5 0x55
33 #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
34 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
35 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
36 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
37 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
38 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
39 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
40 #endif
41 #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
42
43 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
44
45 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
46 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
47 #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
48
49 #define CONFIG_SYS_NOR0_CSPR \
50 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
51 CSPR_PORT_SIZE_16 | \
52 CSPR_MSEL_NOR | \
53 CSPR_V)
54 #define CONFIG_SYS_NOR0_CSPR_EARLY \
55 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
56 CSPR_PORT_SIZE_16 | \
57 CSPR_MSEL_NOR | \
58 CSPR_V)
59 #define CONFIG_SYS_NOR1_CSPR \
60 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \
61 CSPR_PORT_SIZE_16 | \
62 CSPR_MSEL_NOR | \
63 CSPR_V)
64 #define CONFIG_SYS_NOR1_CSPR_EARLY \
65 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \
66 CSPR_PORT_SIZE_16 | \
67 CSPR_MSEL_NOR | \
68 CSPR_V)
69 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
70 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
71 FTIM0_NOR_TEADC(0x5) | \
72 FTIM0_NOR_TEAHC(0x5))
73 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
74 FTIM1_NOR_TRAD_NOR(0x1a) |\
75 FTIM1_NOR_TSEQRAD_NOR(0x13))
76 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
77 FTIM2_NOR_TCH(0x4) | \
78 FTIM2_NOR_TWPH(0x0E) | \
79 FTIM2_NOR_TWP(0x1c))
80 #define CONFIG_SYS_NOR_FTIM3 0x04000000
81 #define CONFIG_SYS_IFC_CCR 0x01000000
82
83 #ifndef CONFIG_SYS_NO_FLASH
84 #define CONFIG_FLASH_CFI_DRIVER
85 #define CONFIG_SYS_FLASH_CFI
86 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
87 #define CONFIG_SYS_FLASH_QUIET_TEST
88 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
89
90 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
91 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
92 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
93 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
94
95 #define CONFIG_SYS_FLASH_EMPTY_INFO
96 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
97 CONFIG_SYS_FLASH_BASE + 0x40000000}
98 #endif
99
100 #define CONFIG_NAND_FSL_IFC
101 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
102 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
103
104
105 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
106 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
107 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
108 | CSPR_MSEL_NAND /* MSEL = NAND */ \
109 | CSPR_V)
110 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
111
112 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
113 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
114 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
115 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
116 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
117 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
118 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
119
120 #define CONFIG_SYS_NAND_ONFI_DETECTION
121
122 /* ONFI NAND Flash mode0 Timing Params */
123 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
124 FTIM0_NAND_TWP(0x18) | \
125 FTIM0_NAND_TWCHT(0x07) | \
126 FTIM0_NAND_TWH(0x0a))
127 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
128 FTIM1_NAND_TWBE(0x39) | \
129 FTIM1_NAND_TRR(0x0e) | \
130 FTIM1_NAND_TRP(0x18))
131 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
132 FTIM2_NAND_TREH(0x0a) | \
133 FTIM2_NAND_TWHRE(0x1e))
134 #define CONFIG_SYS_NAND_FTIM3 0x0
135
136 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
137 #define CONFIG_SYS_MAX_NAND_DEVICE 1
138 #define CONFIG_MTD_NAND_VERIFY_WRITE
139 #define CONFIG_CMD_NAND
140
141 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
142
143 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
144 #define QIXIS_LBMAP_SWITCH 0x06
145 #define QIXIS_LBMAP_MASK 0x0f
146 #define QIXIS_LBMAP_SHIFT 0
147 #define QIXIS_LBMAP_DFLTBANK 0x00
148 #define QIXIS_LBMAP_ALTBANK 0x04
149 #define QIXIS_LBMAP_NAND 0x09
150 #define QIXIS_RST_CTL_RESET 0x31
151 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
152 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
153 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
154 #define QIXIS_RCW_SRC_NAND 0x107
155 #define QIXIS_RST_FORCE_MEM 0x01
156
157 #define CONFIG_SYS_CSPR3_EXT (0x0)
158 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
159 | CSPR_PORT_SIZE_8 \
160 | CSPR_MSEL_GPCM \
161 | CSPR_V)
162 #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
163 | CSPR_PORT_SIZE_8 \
164 | CSPR_MSEL_GPCM \
165 | CSPR_V)
166
167 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
168 #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
169 /* QIXIS Timing parameters for IFC CS3 */
170 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
171 FTIM0_GPCM_TEADC(0x0e) | \
172 FTIM0_GPCM_TEAHC(0x0e))
173 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
174 FTIM1_GPCM_TRAD(0x3f))
175 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
176 FTIM2_GPCM_TCH(0xf) | \
177 FTIM2_GPCM_TWP(0x3E))
178 #define CONFIG_SYS_CS3_FTIM3 0x0
179
180 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
181 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
182 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY
183 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR
184 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
185 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
186 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
187 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
188 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
189 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
190 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
191 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY
192 #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR
193 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK_EARLY
194 #define CONFIG_SYS_AMASK2_FINAL CONFIG_SYS_NOR_AMASK
195 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
196 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
197 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
198 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
199 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
200 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
201 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
202 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
203 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
204 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
205 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
206 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
207 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
208
209 #define CONFIG_ENV_IS_IN_NAND
210 #define CONFIG_ENV_OFFSET (896 * 1024)
211 #define CONFIG_ENV_SECT_SIZE 0x20000
212 #define CONFIG_ENV_SIZE 0x2000
213 #define CONFIG_SPL_PAD_TO 0x20000
214 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 * 1024)
215 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
216 #else
217 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
218 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
219 #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
220 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
221 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
222 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
223 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
224 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
225 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
226 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
227 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY
228 #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR
229 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK_EARLY
230 #define CONFIG_SYS_AMASK1_FINAL CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
236 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
237 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
238 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
239 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
240 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
241 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
242 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
243 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
244
245 #define CONFIG_ENV_IS_IN_FLASH
246 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
247 #define CONFIG_ENV_SECT_SIZE 0x20000
248 #define CONFIG_ENV_SIZE 0x2000
249 #endif
250
251 /* Debug Server firmware */
252 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
253 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
254
255 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
256
257 /*
258 * I2C
259 */
260 #define I2C_MUX_PCA_ADDR 0x77
261 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
262
263 /* I2C bus multiplexer */
264 #define I2C_MUX_CH_DEFAULT 0x8
265
266 /* SPI */
267 #ifdef CONFIG_FSL_DSPI
268 #define CONFIG_CMD_SF
269 #define CONFIG_SPI_FLASH
270 #endif
271
272 /*
273 * MMC
274 */
275 #ifdef CONFIG_MMC
276 #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
277 QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
278 #endif
279
280 /*
281 * RTC configuration
282 */
283 #define RTC
284 #define CONFIG_RTC_DS3231 1
285 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
286 #define CONFIG_CMD_DATE
287
288 /* EEPROM */
289 #define CONFIG_ID_EEPROM
290 #define CONFIG_CMD_EEPROM
291 #define CONFIG_SYS_I2C_EEPROM_NXID
292 #define CONFIG_SYS_EEPROM_BUS_NUM 0
293 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
294 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
295 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
296 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
297
298 #define CONFIG_FSL_MEMAC
299 #define CONFIG_PCI /* Enable PCIE */
300 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
301
302 #ifdef CONFIG_PCI
303 #define CONFIG_PCI_PNP
304 #define CONFIG_PCI_SCAN_SHOW
305 #define CONFIG_CMD_PCI
306 #endif
307
308 /* MMC */
309 #define CONFIG_MMC
310 #ifdef CONFIG_MMC
311 #define CONFIG_CMD_MMC
312 #define CONFIG_FSL_ESDHC
313 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
314 #define CONFIG_GENERIC_MMC
315 #define CONFIG_CMD_FAT
316 #define CONFIG_DOS_PARTITION
317 #endif
318
319 /* Initial environment variables */
320 #undef CONFIG_EXTRA_ENV_SETTINGS
321 #define CONFIG_EXTRA_ENV_SETTINGS \
322 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
323 "loadaddr=0x80100000\0" \
324 "kernel_addr=0x100000\0" \
325 "ramdisk_addr=0x800000\0" \
326 "ramdisk_size=0x2000000\0" \
327 "fdt_high=0xa0000000\0" \
328 "initrd_high=0xffffffffffffffff\0" \
329 "kernel_start=0x581100000\0" \
330 "kernel_load=0xa0000000\0" \
331 "kernel_size=0x28000000\0"
332
333 #ifdef CONFIG_FSL_MC_ENET
334 #define CONFIG_FSL_MEMAC
335 #define CONFIG_PHYLIB
336 #define CONFIG_PHYLIB_10G
337 #define CONFIG_CMD_MII
338 #define CONFIG_PHY_VITESSE
339 #define CONFIG_PHY_REALTEK
340 #define CONFIG_PHY_TERANETICS
341 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
342 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
343 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
344 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
345
346 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
347 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
348 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
349 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
350 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
351 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
352 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
353 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
354 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
355 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
356 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
357 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
358 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
359 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
360 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
361 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
362
363 #define CONFIG_MII /* MII PHY management */
364 #define CONFIG_ETHPRIME "DPNI1"
365 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
366
367 #endif
368
369 /*
370 * USB
371 */
372 #define CONFIG_HAS_FSL_XHCI_USB
373 #define CONFIG_USB_XHCI
374 #define CONFIG_USB_XHCI_FSL
375 #define CONFIG_USB_XHCI_DWC3
376 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
377 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
378 #define CONFIG_CMD_USB
379 #define CONFIG_USB_STORAGE
380 #define CONFIG_CMD_EXT2
381
382 #endif /* __LS2_QDS_H */