]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/lx2160a_common.h
26e4e7b7b69873dbaff4d37bf4f18bd621233916
[thirdparty/u-boot.git] / include / configs / lx2160a_common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2018-2021 NXP
4 */
5
6 #ifndef __LX2_COMMON_H
7 #define __LX2_COMMON_H
8
9 #include <asm/arch/stream_id_lsch3.h>
10 #include <asm/arch/config.h>
11 #include <asm/arch/soc.h>
12
13 #define CONFIG_FSL_MEMAC
14
15 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
16 #define CONFIG_SYS_FLASH_BASE 0x20000000
17
18 /* DDR */
19 #define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
20 #define CONFIG_VERY_BIG_RAM
21 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
22 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
23 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
24 #define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
25 #define CONFIG_SYS_SDRAM_SIZE 0x200000000UL
26 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
27 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
28 #define SPD_EEPROM_ADDRESS1 0x51
29 #define SPD_EEPROM_ADDRESS2 0x52
30 #define SPD_EEPROM_ADDRESS3 0x53
31 #define SPD_EEPROM_ADDRESS4 0x54
32 #define SPD_EEPROM_ADDRESS5 0x55
33 #define SPD_EEPROM_ADDRESS6 0x56
34 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
35 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
36 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
37 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
38 #define CONFIG_SYS_MONITOR_LEN (936 * 1024)
39
40 /* Miscellaneous configurable options */
41
42 /* SMP Definitinos */
43 #define CPU_RELEASE_ADDR secondary_boot_addr
44
45 /* Generic Timer Definitions */
46 /*
47 * This is not an accurate number. It is used in start.S. The frequency
48 * will be udpated later when get_bus_freq(0) is available.
49 */
50
51 #define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53 /* Serial Port */
54 #define CONFIG_PL011_CLOCK (get_bus_freq(0) / 4)
55 #define CONFIG_SYS_SERIAL0 0x21c0000
56 #define CONFIG_SYS_SERIAL1 0x21d0000
57 #define CONFIG_SYS_SERIAL2 0x21e0000
58 #define CONFIG_SYS_SERIAL3 0x21f0000
59 /*below might needs to be removed*/
60 #define CONFIG_PL01x_PORTS {(void *)CONFIG_SYS_SERIAL0, \
61 (void *)CONFIG_SYS_SERIAL1, \
62 (void *)CONFIG_SYS_SERIAL2, \
63 (void *)CONFIG_SYS_SERIAL3 }
64
65 /* MC firmware */
66 #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
67 #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
68 #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
69 #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
70 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
71
72 /* Define phy_reset function to boot the MC based on mcinitcmd.
73 * This happens late enough to properly fixup u-boot env MAC addresses.
74 */
75 #define CONFIG_RESET_PHY_R
76
77 /*
78 * Carve out a DDR region which will not be used by u-boot/Linux
79 *
80 * It will be used by MC and Debug Server. The MC region must be
81 * 512MB aligned, so the min size to hide is 512MB.
82 */
83 #ifdef CONFIG_FSL_MC_ENET
84 #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
85 #endif
86
87 /* I2C bus multiplexer */
88 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
89 #define I2C_MUX_CH_DEFAULT 0x8
90
91 /* RTC */
92 #define RTC
93 #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
94
95 /* EEPROM */
96 #define CONFIG_SYS_I2C_EEPROM_NXID
97 #define CONFIG_SYS_EEPROM_BUS_NUM 0
98
99 /* Qixis */
100 #define CONFIG_FSL_QIXIS
101 #define CONFIG_QIXIS_I2C_ACCESS
102 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
103
104 /* PCI */
105 #ifdef CONFIG_PCI
106 #define CONFIG_PCI_SCAN_SHOW
107 #endif
108
109 /* SATA */
110
111 #ifdef CONFIG_SCSI
112 #define CONFIG_SCSI_AHCI_PLAT
113 #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
114 #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
115 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
116 #define CONFIG_SYS_SCSI_MAX_LUN 1
117 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
118 CONFIG_SYS_SCSI_MAX_LUN)
119 #endif
120
121 /* USB */
122 #ifdef CONFIG_USB_HOST
123 #ifndef CONFIG_TARGET_LX2162AQDS
124 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
125 #endif
126 #endif
127
128 #define COUNTER_FREQUENCY_REAL (get_board_sys_clk() / 4)
129
130 #define CONFIG_HWCONFIG
131 #define HWCONFIG_BUFFER_SIZE 128
132
133 /* Monitor Command Prompt */
134 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
135 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
136 sizeof(CONFIG_SYS_PROMPT) + 16)
137 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
138 #define CONFIG_SYS_MAXARGS 64 /* max command args */
139
140 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
141
142 /* Initial environment variables */
143 #define XSPI_MC_INIT_CMD \
144 "sf probe 0:0 && " \
145 "sf read 0x80640000 0x640000 0x80000 && " \
146 "sf read $fdt_addr_r 0xf00000 0x100000 && " \
147 "env exists secureboot && " \
148 "esbc_validate 0x80640000 && " \
149 "esbc_validate 0x80680000; " \
150 "sf read 0x80a00000 0xa00000 0x300000 && " \
151 "sf read 0x80e00000 0xe00000 0x100000; " \
152 "fsl_mc start mc 0x80a00000 0x80e00000\0"
153
154 #define SD_MC_INIT_CMD \
155 "mmc read 0x80a00000 0x5000 0x1200;" \
156 "mmc read 0x80e00000 0x7000 0x800;" \
157 "mmc read $fdt_addr_r 0x7800 0x800;" \
158 "env exists secureboot && " \
159 "mmc read 0x80640000 0x3200 0x20 && " \
160 "mmc read 0x80680000 0x3400 0x20 && " \
161 "esbc_validate 0x80640000 && " \
162 "esbc_validate 0x80680000 ;" \
163 "fsl_mc start mc 0x80a00000 0x80e00000\0"
164
165 #define SD2_MC_INIT_CMD \
166 "mmc dev 1; mmc read 0x80a00000 0x5000 0x1200;" \
167 "mmc read 0x80e00000 0x7000 0x800;" \
168 "mmc read $fdt_addr_r 0x7800 0x800;" \
169 "env exists secureboot && " \
170 "mmc read 0x80640000 0x3200 0x20 && " \
171 "mmc read 0x80680000 0x3400 0x20 && " \
172 "esbc_validate 0x80640000 && " \
173 "esbc_validate 0x80680000 ;" \
174 "fsl_mc start mc 0x80a00000 0x80e00000\0"
175
176 #define EXTRA_ENV_SETTINGS \
177 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
178 "ramdisk_addr=0x800000\0" \
179 "ramdisk_size=0x2000000\0" \
180 "fdt_high=0xa0000000\0" \
181 "initrd_high=0xffffffffffffffff\0" \
182 "fdt_addr=0x64f00000\0" \
183 "kernel_start=0x1000000\0" \
184 "kernelheader_start=0x600000\0" \
185 "scriptaddr=0x80000000\0" \
186 "scripthdraddr=0x80080000\0" \
187 "fdtheader_addr_r=0x80100000\0" \
188 "kernelheader_addr_r=0x80200000\0" \
189 "kernel_addr_r=0x81000000\0" \
190 "kernelheader_size=0x40000\0" \
191 "fdt_addr_r=0x90000000\0" \
192 "load_addr=0xa0000000\0" \
193 "kernel_size=0x2800000\0" \
194 "kernel_addr_sd=0x8000\0" \
195 "kernelhdr_addr_sd=0x3000\0" \
196 "kernel_size_sd=0x14000\0" \
197 "kernelhdr_size_sd=0x20\0" \
198 "console=ttyAMA0,38400n8\0" \
199 BOOTENV \
200 "mcmemsize=0x70000000\0" \
201 XSPI_MC_INIT_CMD \
202 "scan_dev_for_boot_part=" \
203 "part list ${devtype} ${devnum} devplist; " \
204 "env exists devplist || setenv devplist 1; " \
205 "for distro_bootpart in ${devplist}; do " \
206 "if fstype ${devtype} " \
207 "${devnum}:${distro_bootpart} " \
208 "bootfstype; then " \
209 "run scan_dev_for_boot; " \
210 "fi; " \
211 "done\0" \
212 "boot_a_script=" \
213 "load ${devtype} ${devnum}:${distro_bootpart} " \
214 "${scriptaddr} ${prefix}${script}; " \
215 "env exists secureboot && load ${devtype} " \
216 "${devnum}:${distro_bootpart} " \
217 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
218 "&& esbc_validate ${scripthdraddr};" \
219 "source ${scriptaddr}\0"
220
221 #define XSPI_NOR_BOOTCOMMAND \
222 "sf probe 0:0; " \
223 "sf read 0x806c0000 0x6c0000 0x40000; " \
224 "env exists mcinitcmd && env exists secureboot" \
225 " && esbc_validate 0x806c0000; " \
226 "sf read 0x80d00000 0xd00000 0x100000; " \
227 "env exists mcinitcmd && " \
228 "fsl_mc lazyapply dpl 0x80d00000; " \
229 "run distro_bootcmd;run xspi_bootcmd; " \
230 "env exists secureboot && esbc_halt;"
231
232 #define SD_BOOTCOMMAND \
233 "env exists mcinitcmd && mmcinfo; " \
234 "mmc read 0x80d00000 0x6800 0x800; " \
235 "env exists mcinitcmd && env exists secureboot " \
236 " && mmc read 0x806C0000 0x3600 0x20 " \
237 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
238 "&& fsl_mc lazyapply dpl 0x80d00000;" \
239 "run distro_bootcmd;run sd_bootcmd;" \
240 "env exists secureboot && esbc_halt;"
241
242 #define SD2_BOOTCOMMAND \
243 "mmc dev 1; env exists mcinitcmd && mmcinfo; " \
244 "mmc read 0x80d00000 0x6800 0x800; " \
245 "env exists mcinitcmd && env exists secureboot " \
246 " && mmc read 0x806C0000 0x3600 0x20 " \
247 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
248 "&& fsl_mc lazyapply dpl 0x80d00000;" \
249 "run distro_bootcmd;run sd2_bootcmd;" \
250 "env exists secureboot && esbc_halt;"
251
252 #define BOOT_TARGET_DEVICES(func) \
253 func(USB, usb, 0) \
254 func(MMC, mmc, 0) \
255 func(MMC, mmc, 1) \
256 func(SCSI, scsi, 0) \
257 func(DHCP, dhcp, na)
258 #include <config_distro_bootcmd.h>
259
260 #endif /* __LX2_COMMON_H */