]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/mcc200.h
Updates for MCC200 / PRS200 boards:
[people/ms/u-boot.git] / include / configs / mcc200.h
1 /*
2 * (C) Copyright 2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24 #ifndef __CONFIG_H
25 #define __CONFIG_H
26
27 /*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32 #define CONFIG_MPC5200
33 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
34 #define CONFIG_MCC200 1 /* ... on MCC200 board */
35
36 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
37
38 #define CONFIG_MISC_INIT_R
39
40 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
41 #define BOOTFLAG_WARM 0x02 /* Software reboot */
42
43 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
44 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
45 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
46 #endif
47
48 /*
49 * Serial console configuration
50 *
51 * To select console on the one of 8 external UARTs,
52 * define CONFIG_QUART_CONSOLE as 1, 2, 3, or 4 for the first Quad UART,
53 * or as 5, 6, 7, or 8 for the second Quad UART.
54 * COM11, COM12, COM13, COM14 are located on the second Quad UART.
55 *
56 * CONFIG_PSC_CONSOLE must be undefined in this case.
57 */
58 #if !defined(CONFIG_PRS200)
59 /* MCC200 configuration: */
60 #ifdef CONFIG_CONSOLE_COM12
61 #define CONFIG_QUART_CONSOLE 6 /* console is on UARTF of QUART2 */
62 #else
63 #define CONFIG_QUART_CONSOLE 8 /* console is on UARTH of QUART2 */
64 #endif
65 #else
66 /* PRS200 configuration: */
67 #undef CONFIG_QUART_CONSOLE
68 #endif /* CONFIG_PRS200 */
69 /*
70 * To select console on PSC1, define CONFIG_PSC_CONSOLE as 1
71 * and undefine CONFIG_QUART_CONSOLE.
72 */
73 #if !defined(CONFIG_PRS200)
74 /* MCC200 configuration: */
75 #undef CONFIG_PSC_CONSOLE
76 #else
77 /* PRS200 configuration: */
78 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
79 #endif
80 #if defined(CONFIG_QUART_CONSOLE) && defined(CONFIG_PSC_CONSOLE)
81 #error "Select only one console device!"
82 #endif
83 #define CONFIG_BAUDRATE 115200
84 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
85
86 #define CONFIG_MII 1
87
88 #define CONFIG_DOS_PARTITION
89
90 /* USB */
91 #define CONFIG_USB_OHCI
92 #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
93 #define CONFIG_USB_STORAGE
94
95 /*
96 * Supported commands
97 */
98 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
99 ADD_USB_CMD | \
100 CFG_CMD_BEDBUG | \
101 CFG_CMD_FAT | \
102 CFG_CMD_I2C)
103
104 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
105 #include <cmd_confdefs.h>
106
107 /*
108 * Autobooting
109 */
110 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
111
112 #define CONFIG_PREBOOT "echo;" \
113 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
114 "echo"
115
116 #undef CONFIG_BOOTARGS
117
118 #define XMK_STR(x) #x
119 #define MK_STR(x) XMK_STR(x)
120
121 #ifdef CONFIG_PRS200
122 # define CFG__BOARDNAME "prs200"
123 #else
124 # define CFG__BOARDNAME "mcc200"
125 #endif
126
127 #define CONFIG_EXTRA_ENV_SETTINGS \
128 "netdev=eth0\0" \
129 "hostname=" CFG__BOARDNAME "\0" \
130 "nfsargs=setenv bootargs root=/dev/nfs rw " \
131 "nfsroot=${serverip}:${rootpath}\0" \
132 "ramargs=setenv bootargs root=/dev/ram rw\0" \
133 "addip=setenv bootargs ${bootargs} " \
134 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
135 ":${hostname}:${netdev}:off panic=1\0" \
136 "addcons=etenv bootargs ${bootargs} " \
137 "console=${console},${baudrate}\0" \
138 "flash_nfs=run nfsargs addip addcons;" \
139 "bootm ${kernel_addr}\0" \
140 "flash_self=run ramargs addip addcons;" \
141 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
142 "net_nfs=tftp 200000 ${bootfile};" \
143 "run nfsargs addip addcons;bootm\0" \
144 "console=ttyS0\0" \
145 "rootpath=/opt/eldk/ppc_6xx\0" \
146 "bootfile=/tftpboot/" CFG__BOARDNAME "/uImage\0" \
147 "load=tftp 200000 /tftpboot/" CFG__BOARDNAME "/u-boot.bin\0" \
148 "text_base=" MK_STR(TEXT_BASE) "\0" \
149 "update=protect off ${text_base} +${filesize};" \
150 "era ${text_base} +${filesize};" \
151 "cp.b 200000 ${text_base} ${filesize}\0" \
152 "unlock=yes\0" \
153 ""
154 #undef MK_STR
155 #undef XMK_STR
156
157 #define CONFIG_BOOTCOMMAND "run flash_self"
158
159 #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
160 #define CFG_PROMPT_HUSH_PS2 "> "
161
162 /*
163 * IPB Bus clocking configuration.
164 */
165 #define CFG_IPBSPEED_133 /* define for 133MHz speed */
166
167 /*
168 * I2C configuration
169 */
170 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
171 #define CFG_I2C_MODULE 1 /* Select I2C module #1 or #2 */
172
173 #define CFG_I2C_SPEED 100000 /* 100 kHz */
174 #define CFG_I2C_SLAVE 0x7F
175
176 /*
177 * Flash configuration (8,16 or 32 MB)
178 * TEXT base always at 0xFFF00000
179 * ENV_ADDR always at 0xFFF40000
180 * FLASH_BASE at 0xFC000000 for 64 MB (only 32MB are supported, not enough addr lines!!!)
181 * 0xFE000000 for 32 MB
182 * 0xFF000000 for 16 MB
183 * 0xFF800000 for 8 MB
184 */
185 #define CFG_FLASH_BASE 0xfc000000
186 #define CFG_FLASH_SIZE 0x04000000
187
188 #define CFG_FLASH_CFI /* The flash is CFI compatible */
189 #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
190
191 #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
192
193 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
194 #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
195
196 #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
197 #define CFG_FLASH_PROTECTION 1 /* hardware flash protection */
198
199 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
200 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
201
202 #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
203 #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
204
205 #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
206
207 #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
208 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
209 #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
210
211 /* Address and size of Redundant Environment Sector */
212 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
213 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
214
215 #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
216
217 #if TEXT_BASE == CFG_FLASH_BASE
218 #define CFG_LOWBOOT 1
219 #endif
220
221 /*
222 * Memory map
223 */
224 #define CFG_MBAR 0xf0000000
225 #define CFG_SDRAM_BASE 0x00000000
226 #define CFG_DEFAULT_MBAR 0x80000000
227
228 /* Use SRAM until RAM will be available */
229 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
230 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
231
232
233 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
234 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
235 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
236
237 #define CFG_MONITOR_BASE TEXT_BASE
238 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
239 # define CFG_RAMBOOT 1
240 #endif
241
242 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
243 #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
244 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
245
246 /*
247 * Ethernet configuration
248 */
249 #define CONFIG_MPC5xxx_FEC 1
250 /*
251 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
252 */
253 /* #define CONFIG_FEC_10MBIT 1 */
254 #define CONFIG_PHY_ADDR 1
255
256 /*
257 * GPIO configuration
258 */
259 /* 0x10000004 = 32MB SDRAM */
260 /* 0x90000004 = 64MB SDRAM */
261 #define CFG_GPS_PORT_CONFIG 0x00000004
262
263 /*
264 * Miscellaneous configurable options
265 */
266 #define CFG_LONGHELP /* undef to save memory */
267 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
268 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
269 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
270 #else
271 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
272 #endif
273 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
274 #define CFG_MAXARGS 16 /* max number of command args */
275 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
276
277 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
278 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
279
280 #define CFG_LOAD_ADDR 0x100000 /* default load address */
281
282 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
283
284 /*
285 * Various low-level settings
286 */
287 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
288 #define CFG_HID0_FINAL HID0_ICE
289
290 #define CFG_BOOTCS_START CFG_FLASH_BASE
291 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
292 #define CFG_BOOTCS_CFG 0x0004fb00
293 #define CFG_CS0_START CFG_FLASH_BASE
294 #define CFG_CS0_SIZE CFG_FLASH_SIZE
295
296 /* Quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
297 #define CFG_CS2_START 0x80000000
298 #define CFG_CS2_SIZE 0x00001000
299 #define CFG_CS2_CFG 0x1d300
300
301 /* Second Quad UART @0x80010000 */
302 #define CFG_CS1_START 0x80010000
303 #define CFG_CS1_SIZE 0x00001000
304 #define CFG_CS1_CFG 0x1d300
305
306 /*
307 * Select one of quarts as a default
308 * console. If undefined - PSC console
309 * wil be default
310 */
311 #define CFG_CS_BURST 0x00000000
312 #define CFG_CS_DEADCYCLE 0x33333333
313
314 #define CFG_RESET_ADDRESS 0xff000000
315
316 /*
317 * QUART Expanders support
318 */
319 #if defined(CONFIG_QUART_CONSOLE)
320 /*
321 * We'll use NS16550 chip routines,
322 */
323 #define CFG_NS16550 1
324 #define CFG_NS16550_SERIAL 1
325 #define CONFIG_CONS_INDEX 1
326 /*
327 * To achieve necessary offset on SC16C554
328 * A0-A2 (register select) pins with NS16550
329 * functions (in struct NS16550), REG_SIZE
330 * should be 4, because A0-A2 pins are connected
331 * to DA2-DA4 address bus lines.
332 */
333 #define CFG_NS16550_REG_SIZE 4
334 /*
335 * LocalPlus Bus already inited in cpu_init_f(),
336 * so can work with QUART's chip selects.
337 * One of four SC16C554 UARTs is selected with
338 * A3-A4 (DA5-DA6) lines.
339 */
340 #if (CONFIG_QUART_CONSOLE > 0) && (CONFIG_QUART_CONSOLE < 5) && !defined(CONFIG_PRS200)
341 #define CFG_NS16550_COM1 (CFG_CS2_START | (CONFIG_QUART_CONSOLE - 1)<<5)
342 #elif (CONFIG_QUART_CONSOLE > 4) && (CONFIG_QUART_CONSOLE < 9)
343 #define CFG_NS16550_COM1 (CFG_CS1_START | (CONFIG_QUART_CONSOLE - 5)<<5)
344 #elif
345 #error "Wrong QUART expander number."
346 #endif
347
348 /*
349 * SC16C554 chip's external crystal oscillator frequency
350 * is 7.3728 MHz
351 */
352 #define CFG_NS16550_CLK 7372800
353 #endif /* CONFIG_QUART_CONSOLE */
354 /*-----------------------------------------------------------------------
355 * USB stuff
356 *-----------------------------------------------------------------------
357 */
358 #define CONFIG_USB_CLOCK 0x0001BBBB
359 #define CONFIG_USB_CONFIG 0x00005000
360
361 #endif /* __CONFIG_H */