]> git.ipfire.org Git - thirdparty/u-boot.git/blob - include/configs/p1_twr.h
configs: Migrate CONFIG_FMAN_ENET and some related options to Kconfig
[thirdparty/u-boot.git] / include / configs / p1_twr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Copyright 2013 Freescale Semiconductor, Inc.
4 */
5
6 /*
7 * QorIQ P1 Tower boards configuration file
8 */
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #if defined(CONFIG_TWR_P1025)
13 #define CONFIG_BOARDNAME "TWR-P1025"
14 #define CONFIG_PHY_ATHEROS
15 #define CONFIG_SYS_LBC_LBCR 0x00080000 /* Conversion of LBC addr */
16 #define CONFIG_SYS_LBC_LCRR 0x80000002 /* LB clock ratio reg */
17 #endif
18
19 #ifdef CONFIG_SDCARD
20 #define CONFIG_RAMBOOT_SDCARD
21 #define CONFIG_SYS_RAMBOOT
22 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
23 #endif
24
25 #ifndef CONFIG_RESET_VECTOR_ADDRESS
26 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
27 #endif
28
29 #ifndef CONFIG_SYS_MONITOR_BASE
30 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
31 #endif
32
33 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
34 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
35 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
36 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
37 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
38 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
39
40 #define CONFIG_ENV_OVERWRITE
41
42 #define CONFIG_SYS_SATA_MAX_DEVICE 2
43 #define CONFIG_LBA48
44
45 #ifndef __ASSEMBLY__
46 extern unsigned long get_board_sys_clk(unsigned long dummy);
47 #endif
48 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /*sysclk for TWR-P1025 */
49
50 #define CONFIG_DDR_CLK_FREQ 66666666
51
52 #define CONFIG_HWCONFIG
53 /*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56 #define CONFIG_L2_CACHE
57 #define CONFIG_BTB
58
59 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
60 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
61
62 #define CONFIG_SYS_CCSRBAR 0xffe00000
63 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
64
65 /* DDR Setup */
66
67 #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_512M
68 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
69
70 #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
71 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
72 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
73
74 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
75
76 /* Default settings for DDR3 */
77 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
78 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
79 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
80 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
81 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
82 #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
83
84 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
85 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
86 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
87 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
88
89 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
90 #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655a608
91 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
92 #define CONFIG_SYS_DDR_RCW_1 0x00000000
93 #define CONFIG_SYS_DDR_RCW_2 0x00000000
94 #define CONFIG_SYS_DDR_CONTROL 0xc70c0000 /* Type = DDR3 */
95 #define CONFIG_SYS_DDR_CONTROL_2 0x04401050
96 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
97 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
98
99 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
100 #define CONFIG_SYS_DDR_TIMING_0 0x00220004
101 #define CONFIG_SYS_DDR_TIMING_1 0x5c5b6544
102 #define CONFIG_SYS_DDR_TIMING_2 0x0fa880de
103 #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
104 #define CONFIG_SYS_DDR_MODE_1 0x80461320
105 #define CONFIG_SYS_DDR_MODE_2 0x00008000
106 #define CONFIG_SYS_DDR_INTERVAL 0x09480000
107
108 /*
109 * Memory map
110 *
111 * 0x0000_0000 0x1fff_ffff DDR Up to 512MB cacheable
112 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
113 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
114 *
115 * Localbus
116 * 0xe000_0000 0xe002_0000 SSD1289 128K non-cacheable
117 * 0xec00_0000 0xefff_ffff FLASH Up to 64M non-cacheable
118 *
119 * 0xff90_0000 0xff97_ffff L2 SRAM Up to 512K cacheable
120 * 0xffd0_0000 0xffd0_3fff init ram 16K Cacheable
121 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
122 */
123
124 /*
125 * Local Bus Definitions
126 */
127 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
128 #define CONFIG_SYS_FLASH_BASE 0xec000000
129
130 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
131
132 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS)) \
133 | BR_PS_16 | BR_V)
134
135 #define CONFIG_FLASH_OR_PRELIM 0xfc0000b1
136
137 #define CONFIG_SYS_SSD_BASE 0xe0000000
138 #define CONFIG_SYS_SSD_BASE_PHYS CONFIG_SYS_SSD_BASE
139 #define CONFIG_SSD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_SSD_BASE_PHYS) | \
140 BR_PS_16 | BR_V)
141 #define CONFIG_SSD_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
142 OR_GPCM_ACS_DIV2 | OR_GPCM_SCY | \
143 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
144
145 #define CONFIG_SYS_BR2_PRELIM CONFIG_SSD_BR_PRELIM
146 #define CONFIG_SYS_OR2_PRELIM CONFIG_SSD_OR_PRELIM
147
148 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
149 #define CONFIG_SYS_FLASH_QUIET_TEST
150 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
151
152 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
153
154 #undef CONFIG_SYS_FLASH_CHECKSUM
155 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
156 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
157
158 #define CONFIG_SYS_FLASH_EMPTY_INFO
159
160 #define CONFIG_SYS_INIT_RAM_LOCK
161 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
162 /* Initial L1 address */
163 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
164 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
165 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
166 /* Size of used area in RAM */
167 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
168
169 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
170 GENERATED_GBL_DATA_SIZE)
171 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
172
173 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
174 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
175
176 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
177 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
178
179 /* Serial Port
180 * open - index 2
181 * shorted - index 1
182 */
183 #undef CONFIG_SERIAL_SOFTWARE_FIFO
184 #define CONFIG_SYS_NS16550_SERIAL
185 #define CONFIG_SYS_NS16550_REG_SIZE 1
186 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
187
188 #define CONFIG_SYS_BAUDRATE_TABLE \
189 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
190
191 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
192 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
193
194 /* I2C */
195 #define CONFIG_SYS_I2C
196 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
197 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C spd and slave address */
198 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
199 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
200 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
201
202 /*
203 * I2C2 EEPROM
204 */
205 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C spd and slave address */
206 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
207 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
208
209 #define CONFIG_SYS_I2C_PCA9555_ADDR 0x23
210
211 /* enable read and write access to EEPROM */
212 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
213 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
214 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
215
216 #if defined(CONFIG_PCI)
217 /*
218 * General PCI
219 * Memory space is mapped 1-1, but I/O space must start from 0.
220 */
221
222 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
223 #define CONFIG_SYS_PCIE2_NAME "TWR-ELEV PCIe SLOT"
224 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
225 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
226 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
227 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
228 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
229 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
230 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
231 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
232
233 /* controller 1, tgtid 1, Base address a000 */
234 #define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
235 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
236 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
237 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
238 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
239 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
240 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
241 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
242 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
243
244 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
245 #endif /* CONFIG_PCI */
246
247 #if defined(CONFIG_TSEC_ENET)
248
249 #define CONFIG_TSEC1
250 #define CONFIG_TSEC1_NAME "eTSEC1"
251 #undef CONFIG_TSEC2
252 #undef CONFIG_TSEC2_NAME
253 #define CONFIG_TSEC3
254 #define CONFIG_TSEC3_NAME "eTSEC3"
255
256 #define TSEC1_PHY_ADDR 2
257 #define TSEC2_PHY_ADDR 0
258 #define TSEC3_PHY_ADDR 1
259
260 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
261 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
262 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
263
264 #define TSEC1_PHYIDX 0
265 #define TSEC2_PHYIDX 0
266 #define TSEC3_PHYIDX 0
267
268 #define CONFIG_ETHPRIME "eTSEC1"
269
270 #define CONFIG_HAS_ETH0
271 #define CONFIG_HAS_ETH1
272 #undef CONFIG_HAS_ETH2
273 #endif /* CONFIG_TSEC_ENET */
274
275 #ifdef CONFIG_QE
276 /* QE microcode/firmware address */
277 #define CONFIG_SYS_QE_FW_ADDR 0xefec0000
278 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
279 #endif /* CONFIG_QE */
280
281 #ifdef CONFIG_TWR_P1025
282 /*
283 * QE UEC ethernet configuration
284 */
285 #define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
286
287 #undef CONFIG_UEC_ETH
288 #define CONFIG_PHY_MODE_NEED_CHANGE
289
290 #define CONFIG_UEC_ETH1 /* ETH1 */
291 #define CONFIG_HAS_ETH0
292
293 #ifdef CONFIG_UEC_ETH1
294 #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
295 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
296 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
297 #define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
298 #define CONFIG_SYS_UEC1_PHY_ADDR 0x18 /* 0x18 for MII */
299 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
300 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
301 #endif /* CONFIG_UEC_ETH1 */
302
303 #define CONFIG_UEC_ETH5 /* ETH5 */
304 #define CONFIG_HAS_ETH1
305
306 #ifdef CONFIG_UEC_ETH5
307 #define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
308 #define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
309 #define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
310 #define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
311 #define CONFIG_SYS_UEC5_PHY_ADDR 0x19 /* 0x19 for RMII */
312 #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
313 #define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
314 #endif /* CONFIG_UEC_ETH5 */
315 #endif /* CONFIG_TWR-P1025 */
316
317 /*
318 * Dynamic MTD Partition support with mtdparts
319 */
320
321 /*
322 * Environment
323 */
324 #ifdef CONFIG_SYS_RAMBOOT
325 #ifdef CONFIG_RAMBOOT_SDCARD
326 #define CONFIG_ENV_SIZE 0x2000
327 #define CONFIG_SYS_MMC_ENV_DEV 0
328 #else
329 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
330 #define CONFIG_ENV_SIZE 0x2000
331 #endif
332 #else
333 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
334 #define CONFIG_ENV_SIZE 0x2000
335 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
336 #endif
337
338 #define CONFIG_LOADS_ECHO /* echo on for serial download */
339 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
340
341 /*
342 * USB
343 */
344 #define CONFIG_HAS_FSL_DR_USB
345
346 #if defined(CONFIG_HAS_FSL_DR_USB)
347 #ifdef CONFIG_USB_EHCI_HCD
348 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
349 #define CONFIG_USB_EHCI_FSL
350 #endif
351 #endif
352
353 #ifdef CONFIG_MMC
354 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
355 #endif
356
357 #undef CONFIG_WATCHDOG /* watchdog disabled */
358
359 /*
360 * Miscellaneous configurable options
361 */
362 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
363
364 /*
365 * For booting Linux, the board info and command line data
366 * have to be in the first 64 MB of memory, since this is
367 * the maximum mapped by the Linux kernel during initialization.
368 */
369 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
370 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
371
372 /*
373 * Environment Configuration
374 */
375 #define CONFIG_HOSTNAME "unknown"
376 #define CONFIG_ROOTPATH "/opt/nfsroot"
377 #define CONFIG_BOOTFILE "uImage"
378 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
379
380 /* default location for tftp and bootm */
381 #define CONFIG_LOADADDR 1000000
382
383 #define CONFIG_EXTRA_ENV_SETTINGS \
384 "netdev=eth0\0" \
385 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
386 "loadaddr=1000000\0" \
387 "bootfile=uImage\0" \
388 "dtbfile=twr-p1025twr.dtb\0" \
389 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
390 "qefirmwarefile=fsl_qe_ucode_1021_10_A.bin\0" \
391 "tftpflash=tftpboot $loadaddr $uboot; " \
392 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
393 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
394 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
395 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
396 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
397 "kernelflash=tftpboot $loadaddr $bootfile; " \
398 "protect off 0xefa80000 +$filesize; " \
399 "erase 0xefa80000 +$filesize; " \
400 "cp.b $loadaddr 0xefa80000 $filesize; " \
401 "protect on 0xefa80000 +$filesize; " \
402 "cmp.b $loadaddr 0xefa80000 $filesize\0" \
403 "dtbflash=tftpboot $loadaddr $dtbfile; " \
404 "protect off 0xefe80000 +$filesize; " \
405 "erase 0xefe80000 +$filesize; " \
406 "cp.b $loadaddr 0xefe80000 $filesize; " \
407 "protect on 0xefe80000 +$filesize; " \
408 "cmp.b $loadaddr 0xefe80000 $filesize\0" \
409 "ramdiskflash=tftpboot $loadaddr $ramdiskfile; " \
410 "protect off 0xeeb80000 +$filesize; " \
411 "erase 0xeeb80000 +$filesize; " \
412 "cp.b $loadaddr 0xeeb80000 $filesize; " \
413 "protect on 0xeeb80000 +$filesize; " \
414 "cmp.b $loadaddr 0xeeb80000 $filesize\0" \
415 "qefirmwareflash=tftpboot $loadaddr $qefirmwarefile; " \
416 "protect off 0xefec0000 +$filesize; " \
417 "erase 0xefec0000 +$filesize; " \
418 "cp.b $loadaddr 0xefec0000 $filesize; " \
419 "protect on 0xefec0000 +$filesize; " \
420 "cmp.b $loadaddr 0xefec0000 $filesize\0" \
421 "consoledev=ttyS0\0" \
422 "ramdiskaddr=2000000\0" \
423 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
424 "fdtaddr=1e00000\0" \
425 "bdev=sda1\0" \
426 "norbootaddr=ef080000\0" \
427 "norfdtaddr=ef040000\0" \
428 "ramdisk_size=120000\0" \
429 "usbboot=setenv bootargs root=/dev/sda1 rw rootdelay=5 " \
430 "console=$consoledev,$baudrate $othbootargs ; bootm 0xefa80000 - 0xefe80000"
431
432 #define CONFIG_NFSBOOTCOMMAND \
433 "setenv bootargs root=/dev/nfs rw " \
434 "nfsroot=$serverip:$rootpath " \
435 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
436 "console=$consoledev,$baudrate $othbootargs;" \
437 "tftp $loadaddr $bootfile&&" \
438 "tftp $fdtaddr $fdtfile&&" \
439 "bootm $loadaddr - $fdtaddr"
440
441 #define CONFIG_HDBOOT \
442 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
443 "console=$consoledev,$baudrate $othbootargs;" \
444 "usb start;" \
445 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
446 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
447 "bootm $loadaddr - $fdtaddr"
448
449 #define CONFIG_USB_FAT_BOOT \
450 "setenv bootargs root=/dev/ram rw " \
451 "console=$consoledev,$baudrate $othbootargs " \
452 "ramdisk_size=$ramdisk_size;" \
453 "usb start;" \
454 "fatload usb 0:2 $loadaddr $bootfile;" \
455 "fatload usb 0:2 $fdtaddr $fdtfile;" \
456 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
457 "bootm $loadaddr $ramdiskaddr $fdtaddr"
458
459 #define CONFIG_USB_EXT2_BOOT \
460 "setenv bootargs root=/dev/ram rw " \
461 "console=$consoledev,$baudrate $othbootargs " \
462 "ramdisk_size=$ramdisk_size;" \
463 "usb start;" \
464 "ext2load usb 0:4 $loadaddr $bootfile;" \
465 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
466 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
467 "bootm $loadaddr $ramdiskaddr $fdtaddr"
468
469 #define CONFIG_NORBOOT \
470 "setenv bootargs root=/dev/mtdblock3 rw " \
471 "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
472 "bootm $norbootaddr - $norfdtaddr"
473
474 #define CONFIG_RAMBOOTCOMMAND_TFTP \
475 "setenv bootargs root=/dev/ram rw " \
476 "console=$consoledev,$baudrate $othbootargs " \
477 "ramdisk_size=$ramdisk_size;" \
478 "tftp $ramdiskaddr $ramdiskfile;" \
479 "tftp $loadaddr $bootfile;" \
480 "tftp $fdtaddr $fdtfile;" \
481 "bootm $loadaddr $ramdiskaddr $fdtaddr"
482
483 #define CONFIG_RAMBOOTCOMMAND \
484 "setenv bootargs root=/dev/ram rw " \
485 "console=$consoledev,$baudrate $othbootargs " \
486 "ramdisk_size=$ramdisk_size;" \
487 "bootm 0xefa80000 0xeeb80000 0xefe80000"
488
489 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
490
491 #endif /* __CONFIG_H */