]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/socfpga_cyclone5.h
Merge branch 'master' of git://git.denx.de/u-boot-arm
[people/ms/u-boot.git] / include / configs / socfpga_cyclone5.h
1 /*
2 * Copyright (C) 2014 Marek Vasut <marex@denx.de>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6 #ifndef __CONFIG_SOCFPGA_CYCLONE5_H__
7 #define __CONFIG_SOCFPGA_CYCLONE5_H__
8
9 #include <asm/arch/socfpga_base_addrs.h>
10 #include "../../board/altera/socfpga/pinmux_config.h"
11 #include "../../board/altera/socfpga/iocsr_config.h"
12 #include "../../board/altera/socfpga/pll_config.h"
13
14 /* U-Boot Commands */
15 #define CONFIG_SYS_NO_FLASH
16 #include <config_cmd_default.h>
17 #define CONFIG_DOS_PARTITION
18 #define CONFIG_FAT_WRITE
19 #define CONFIG_HW_WATCHDOG
20
21 #define CONFIG_CMD_ASKENV
22 #define CONFIG_CMD_BOOTZ
23 #define CONFIG_CMD_CACHE
24 #define CONFIG_CMD_DHCP
25 #define CONFIG_CMD_EXT4
26 #define CONFIG_CMD_EXT4_WRITE
27 #define CONFIG_CMD_FAT
28 #define CONFIG_CMD_FPGA
29 #define CONFIG_CMD_FS_GENERIC
30 #define CONFIG_CMD_GREPENV
31 #define CONFIG_CMD_MII
32 #define CONFIG_CMD_MMC
33 #define CONFIG_CMD_NET
34 #define CONFIG_CMD_PING
35 #define CONFIG_CMD_SETEXPR
36
37 #define CONFIG_REGEX /* Enable regular expression support */
38
39 /* Memory configurations */
40 #define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SoCDK */
41
42 /* Booting Linux */
43 #define CONFIG_BOOTDELAY 3
44 #define CONFIG_BOOTFILE "zImage"
45 #define CONFIG_BOOTARGS "console=ttyS0" __stringify(CONFIG_BAUDRATE)
46 #ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47 #define CONFIG_BOOTCOMMAND "run ramboot"
48 #else
49 #define CONFIG_BOOTCOMMAND "run mmcload; run mmcboot"
50 #endif
51 #define CONFIG_LOADADDR 0x8000
52 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
53
54 /* Ethernet on SoC (EMAC) */
55 #if defined(CONFIG_CMD_NET)
56 #define CONFIG_EMAC_BASE SOCFPGA_EMAC1_ADDRESS
57 #define CONFIG_PHY_INTERFACE_MODE PHY_INTERFACE_MODE_RGMII
58
59 /* PHY */
60 #define CONFIG_PHY_MICREL
61 #define CONFIG_PHY_MICREL_KSZ9021
62 #define CONFIG_KSZ9021_CLK_SKEW_ENV "micrel-ksz9021-clk-skew"
63 #define CONFIG_KSZ9021_CLK_SKEW_VAL 0xf0f0
64 #define CONFIG_KSZ9021_DATA_SKEW_ENV "micrel-ksz9021-data-skew"
65 #define CONFIG_KSZ9021_DATA_SKEW_VAL 0x0
66
67 #endif
68
69 /* Extra Environment */
70 #define CONFIG_HOSTNAME socfpga_cyclone5
71
72 #define CONFIG_EXTRA_ENV_SETTINGS \
73 "verify=n\0" \
74 "loadaddr= " __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
75 "ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \
76 "bootm ${loadaddr} - ${fdt_addr}\0" \
77 "bootimage=zImage\0" \
78 "fdt_addr=100\0" \
79 "fdtimage=socfpga.dtb\0" \
80 "fsloadcmd=ext2load\0" \
81 "bootm ${loadaddr} - ${fdt_addr}\0" \
82 "mmcroot=/dev/mmcblk0p2\0" \
83 "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
84 " root=${mmcroot} rw rootwait;" \
85 "bootz ${loadaddr} - ${fdt_addr}\0" \
86 "mmcload=mmc rescan;" \
87 "load mmc 0:1 ${loadaddr} ${bootimage};" \
88 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
89 "qspiroot=/dev/mtdblock0\0" \
90 "qspirootfstype=jffs2\0" \
91 "qspiboot=setenv bootargs " CONFIG_BOOTARGS \
92 " root=${qspiroot} rw rootfstype=${qspirootfstype};"\
93 "bootm ${loadaddr} - ${fdt_addr}\0"
94
95 /* The rest of the configuration is shared */
96 #include <configs/socfpga_common.h>
97
98 #endif /* __CONFIG_SOCFPGA_CYCLONE5_H__ */