]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/vpac270.h
i2c, multibus: get rid of CONFIG_I2C_MUX
[people/ms/u-boot.git] / include / configs / vpac270.h
1 /*
2 * Voipac PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22 #ifndef __CONFIG_H
23 #define __CONFIG_H
24
25 /*
26 * High Level Board Configuration Options
27 */
28 #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
29 #define CONFIG_VPAC270 1 /* Voipac PXA270 board */
30 #define CONFIG_SYS_TEXT_BASE 0xa0000000
31
32 #ifdef CONFIG_ONENAND
33 #define CONFIG_SPL
34 #define CONFIG_SPL_ONENAND_SUPPORT
35 #define CONFIG_SPL_ONENAND_LOAD_ADDR 0x2000
36 #define CONFIG_SPL_ONENAND_LOAD_SIZE \
37 (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
38 #define CONFIG_SPL_TEXT_BASE 0x5c000000
39 #define CONFIG_SPL_LDSCRIPT "board/vpac270/u-boot-spl.lds"
40 #endif
41
42 /*
43 * Environment settings
44 */
45 #define CONFIG_ENV_OVERWRITE
46 #define CONFIG_SYS_MALLOC_LEN (128*1024)
47 #define CONFIG_ARCH_CPU_INIT
48 #define CONFIG_BOOTCOMMAND \
49 "if mmc init && fatload mmc 0 0xa4000000 uImage; then " \
50 "bootm 0xa4000000; " \
51 "fi; " \
52 "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
53 "bootm 0xa4000000; " \
54 "fi; " \
55 "if ide reset && fatload ide 0 0xa4000000 uImage; then " \
56 "bootm 0xa4000000; " \
57 "fi; " \
58 "bootm 0x60000;"
59
60 #define CONFIG_EXTRA_ENV_SETTINGS \
61 "update_onenand=" \
62 "onenand erase 0x0 0x80000 ; " \
63 "onenand write 0xa0000000 0x0 0x80000"
64
65 #define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
66 #define CONFIG_TIMESTAMP
67 #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
68 #define CONFIG_CMDLINE_TAG
69 #define CONFIG_SETUP_MEMORY_TAGS
70 #define CONFIG_LZMA /* LZMA compression support */
71 #define CONFIG_OF_LIBFDT
72
73 /*
74 * Serial Console Configuration
75 */
76 #define CONFIG_PXA_SERIAL
77 #define CONFIG_FFUART 1
78 #define CONFIG_CONS_INDEX 3
79 #define CONFIG_BAUDRATE 115200
80
81 /*
82 * Bootloader Components Configuration
83 */
84 #include <config_cmd_default.h>
85
86 #define CONFIG_CMD_NET
87 #define CONFIG_CMD_ENV
88 #undef CONFIG_CMD_IMLS
89 #define CONFIG_CMD_MMC
90 #define CONFIG_CMD_USB
91 #undef CONFIG_LCD
92 #define CONFIG_CMD_IDE
93
94 #ifdef CONFIG_ONENAND
95 #undef CONFIG_CMD_FLASH
96 #define CONFIG_CMD_ONENAND
97 #else
98 #define CONFIG_CMD_FLASH
99 #undef CONFIG_CMD_ONENAND
100 #endif
101
102 /*
103 * Networking Configuration
104 * chip on the Voipac PXA270 board
105 */
106 #ifdef CONFIG_CMD_NET
107 #define CONFIG_CMD_PING
108 #define CONFIG_CMD_DHCP
109
110 #define CONFIG_DRIVER_DM9000 1
111 #define CONFIG_DM9000_BASE 0x08000300 /* CS2 */
112 #define DM9000_IO (CONFIG_DM9000_BASE)
113 #define DM9000_DATA (CONFIG_DM9000_BASE + 4)
114 #define CONFIG_NET_RETRY_COUNT 10
115
116 #define CONFIG_BOOTP_BOOTFILESIZE
117 #define CONFIG_BOOTP_BOOTPATH
118 #define CONFIG_BOOTP_GATEWAY
119 #define CONFIG_BOOTP_HOSTNAME
120 #endif
121
122 /*
123 * MMC Card Configuration
124 */
125 #ifdef CONFIG_CMD_MMC
126 #define CONFIG_MMC
127 #define CONFIG_GENERIC_MMC
128 #define CONFIG_PXA_MMC_GENERIC
129 #define CONFIG_SYS_MMC_BASE 0xF0000000
130 #define CONFIG_CMD_FAT
131 #define CONFIG_CMD_EXT2
132 #define CONFIG_DOS_PARTITION
133 #endif
134
135 /*
136 * KGDB
137 */
138 #ifdef CONFIG_CMD_KGDB
139 #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
140 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
141 #endif
142
143 /*
144 * HUSH Shell Configuration
145 */
146 #define CONFIG_SYS_HUSH_PARSER 1
147
148 #define CONFIG_SYS_LONGHELP
149 #ifdef CONFIG_SYS_HUSH_PARSER
150 #define CONFIG_SYS_PROMPT "$ "
151 #else
152 #define CONFIG_SYS_PROMPT "=> "
153 #endif
154 #define CONFIG_SYS_CBSIZE 256
155 #define CONFIG_SYS_PBSIZE \
156 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
157 #define CONFIG_SYS_MAXARGS 16
158 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
159 #define CONFIG_SYS_DEVICE_NULLDEV 1
160 #define CONFIG_CMDLINE_EDITING 1
161 #define CONFIG_AUTO_COMPLETE 1
162
163 /*
164 * Clock Configuration
165 */
166 #define CONFIG_SYS_HZ 1000 /* Timer @ 3250000 Hz */
167 #define CONFIG_SYS_CPUSPEED 0x190 /* 312MHz */
168
169
170 /*
171 * DRAM Map
172 */
173 #define CONFIG_NR_DRAM_BANKS 2 /* 2 banks of DRAM */
174 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
175 #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
176
177 #ifdef CONFIG_RAM_256M
178 #define PHYS_SDRAM_2 0x80000000 /* SDRAM Bank #2 */
179 #define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
180 #endif
181
182 #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
183 #ifdef CONFIG_RAM_256M
184 #define CONFIG_SYS_DRAM_SIZE 0x10000000 /* 256 MB DRAM */
185 #else
186 #define CONFIG_SYS_DRAM_SIZE 0x08000000 /* 128 MB DRAM */
187 #endif
188
189 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
190 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
191
192 #define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
193 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
194 #define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
195
196 /*
197 * NOR FLASH
198 */
199 #define CONFIG_SYS_MONITOR_BASE 0x0
200 #define CONFIG_SYS_MONITOR_LEN 0x80000
201 #define CONFIG_ENV_ADDR \
202 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
203 #define CONFIG_ENV_SIZE 0x20000
204 #define CONFIG_ENV_SECT_SIZE 0x20000
205
206 #if defined(CONFIG_CMD_FLASH) /* NOR */
207 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
208
209 #ifdef CONFIG_RAM_256M
210 #define PHYS_FLASH_2 0x02000000 /* Flash Bank #2 */
211 #endif
212
213 #define CONFIG_SYS_FLASH_CFI
214 #define CONFIG_FLASH_CFI_DRIVER 1
215
216 #define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
217 #ifdef CONFIG_RAM_256M
218 #define CONFIG_SYS_MAX_FLASH_BANKS 2
219 #define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, PHYS_FLASH_2 }
220 #else
221 #define CONFIG_SYS_MAX_FLASH_BANKS 1
222 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
223 #endif
224
225 #define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
226 #define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
227
228 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
229 #define CONFIG_SYS_FLASH_PROTECTION 1
230
231 #define CONFIG_ENV_IS_IN_FLASH 1
232
233 #elif defined(CONFIG_CMD_ONENAND) /* OneNAND */
234 #define CONFIG_SYS_NO_FLASH
235 #define CONFIG_SYS_ONENAND_BASE 0x00000000
236
237 #define CONFIG_ENV_IS_IN_ONENAND 1
238
239 #else /* No flash */
240 #define CONFIG_SYS_NO_FLASH
241 #define CONFIG_SYS_ENV_IS_NOWHERE
242 #endif
243
244 /*
245 * IDE
246 */
247 #ifdef CONFIG_CMD_IDE
248 #define CONFIG_LBA48
249 #undef CONFIG_IDE_LED
250 #undef CONFIG_IDE_RESET
251
252 #define __io
253
254 #define CONFIG_SYS_IDE_MAXBUS 1
255 #define CONFIG_SYS_IDE_MAXDEVICE 1
256
257 #define CONFIG_SYS_ATA_BASE_ADDR 0x0c000000
258 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
259
260 #define CONFIG_SYS_ATA_DATA_OFFSET 0x120
261 #define CONFIG_SYS_ATA_REG_OFFSET 0x120
262 #define CONFIG_SYS_ATA_ALT_OFFSET 0x120
263
264 #define CONFIG_SYS_ATA_STRIDE 2
265 #endif
266
267 /*
268 * GPIO settings
269 */
270 #define CONFIG_SYS_GPSR0_VAL 0x01308800
271 #define CONFIG_SYS_GPSR1_VAL 0x00cf0000
272 #define CONFIG_SYS_GPSR2_VAL 0x922ac000
273 #define CONFIG_SYS_GPSR3_VAL 0x0161e800
274
275 #define CONFIG_SYS_GPCR0_VAL 0x00010000
276 #define CONFIG_SYS_GPCR1_VAL 0x0
277 #define CONFIG_SYS_GPCR2_VAL 0x0
278 #define CONFIG_SYS_GPCR3_VAL 0x0
279
280 #define CONFIG_SYS_GPDR0_VAL 0xcbb18800
281 #define CONFIG_SYS_GPDR1_VAL 0xfccfa981
282 #define CONFIG_SYS_GPDR2_VAL 0x922affff
283 #define CONFIG_SYS_GPDR3_VAL 0x0161e904
284
285 #define CONFIG_SYS_GAFR0_L_VAL 0x00100000
286 #define CONFIG_SYS_GAFR0_U_VAL 0xa5da8510
287 #define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
288 #define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a0aa
289 #define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
290 #define CONFIG_SYS_GAFR2_U_VAL 0x4109a401
291 #define CONFIG_SYS_GAFR3_L_VAL 0x54010310
292 #define CONFIG_SYS_GAFR3_U_VAL 0x00025401
293
294 #define CONFIG_SYS_PSSR_VAL 0x30
295
296 /*
297 * Clock settings
298 */
299 #define CONFIG_SYS_CKEN 0x00500240
300 #define CONFIG_SYS_CCCR 0x02000290
301
302 /*
303 * Memory settings
304 */
305 #define CONFIG_SYS_MSC0_VAL 0x3ffc95fa
306 #define CONFIG_SYS_MSC1_VAL 0x02ccf974
307 #define CONFIG_SYS_MSC2_VAL 0x00000000
308 #ifdef CONFIG_RAM_256M
309 #define CONFIG_SYS_MDCNFG_VAL 0x8ad30ad3
310 #else
311 #define CONFIG_SYS_MDCNFG_VAL 0x88000ad3
312 #endif
313 #define CONFIG_SYS_MDREFR_VAL 0x201fe01e
314 #define CONFIG_SYS_MDMRS_VAL 0x00000000
315 #define CONFIG_SYS_FLYCNFG_VAL 0x00000000
316 #define CONFIG_SYS_SXCNFG_VAL 0x40044004
317 #define CONFIG_SYS_MEM_BUF_IMP 0x0f
318
319 /*
320 * PCMCIA and CF Interfaces
321 */
322 #define CONFIG_SYS_MECR_VAL 0x00000001
323 #define CONFIG_SYS_MCMEM0_VAL 0x00014307
324 #define CONFIG_SYS_MCMEM1_VAL 0x00014307
325 #define CONFIG_SYS_MCATT0_VAL 0x0001c787
326 #define CONFIG_SYS_MCATT1_VAL 0x0001c787
327 #define CONFIG_SYS_MCIO0_VAL 0x0001430f
328 #define CONFIG_SYS_MCIO1_VAL 0x0001430f
329
330 /*
331 * LCD
332 */
333 #ifdef CONFIG_LCD
334 #define CONFIG_VOIPAC_LCD
335 #endif
336
337 /*
338 * USB
339 */
340 #ifdef CONFIG_CMD_USB
341 #define CONFIG_USB_OHCI_NEW
342 #define CONFIG_SYS_USB_OHCI_CPU_INIT
343 #define CONFIG_SYS_USB_OHCI_BOARD_INIT
344 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
345 #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
346 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "vpac270"
347 #define CONFIG_USB_STORAGE
348 #endif
349
350 #endif /* __CONFIG_H */