]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/zipitz2.h
ed2c9acdb1d9a0a3141f87f66fb6c5a567f520d1
[people/ms/u-boot.git] / include / configs / zipitz2.h
1 /*
2 * Aeronix Zipit Z2 configuration file
3 *
4 * Copyright (C) 2009-2010 Marek Vasut <marek.vasut@gmail.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13 * High Level Board Configuration Options
14 */
15 #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
16 #define CONFIG_SYS_TEXT_BASE 0x0
17
18 #undef CONFIG_BOARD_LATE_INIT
19 #undef CONFIG_SKIP_LOWLEVEL_INIT
20 #define CONFIG_PREBOOT
21
22 /*
23 * Environment settings
24 */
25 #define CONFIG_ENV_OVERWRITE
26 #define CONFIG_ENV_IS_IN_FLASH 1
27 #define CONFIG_ENV_ADDR 0x40000
28 #define CONFIG_ENV_SIZE 0x10000
29
30 #define CONFIG_SYS_MALLOC_LEN (128*1024)
31 #define CONFIG_ARCH_CPU_INIT
32
33 #define CONFIG_BOOTCOMMAND \
34 "if mmc rescan && ext2load mmc 0 0xa0000000 boot/uboot.script ;"\
35 "then " \
36 "source 0xa0000000; " \
37 "else " \
38 "bootm 0x50000; " \
39 "fi; "
40 #define CONFIG_BOOTARGS \
41 "console=tty0 console=ttyS2,115200 fbcon=rotate:3"
42 #define CONFIG_TIMESTAMP
43 #define CONFIG_CMDLINE_TAG
44 #define CONFIG_SETUP_MEMORY_TAGS
45 #define CONFIG_SYS_TEXT_BASE 0x0
46 #define CONFIG_LZMA /* LZMA compression support */
47
48 /*
49 * Serial Console Configuration
50 * STUART - the lower serial port on Colibri board
51 */
52 #define CONFIG_PXA_SERIAL
53 #define CONFIG_STUART 1
54 #define CONFIG_CONS_INDEX 2
55 #define CONFIG_BAUDRATE 115200
56
57 /*
58 * Bootloader Components Configuration
59 */
60 #define CONFIG_CMD_ENV
61
62 /*
63 * MMC Card Configuration
64 */
65 #ifdef CONFIG_CMD_MMC
66 #define CONFIG_MMC
67 #define CONFIG_GENERIC_MMC
68 #define CONFIG_PXA_MMC_GENERIC
69 #define CONFIG_SYS_MMC_BASE 0xF0000000
70 #define CONFIG_DOS_PARTITION
71 #endif
72
73 /*
74 * SPI and LCD
75 */
76 #ifdef CONFIG_CMD_SPI
77 #define CONFIG_SOFT_SPI
78 #define CONFIG_LCD_ROTATION
79 #define CONFIG_PXA_LCD
80 #define CONFIG_LMS283GF05
81
82 #define SPI_DELAY udelay(10)
83 #define SPI_SDA(val) zipitz2_spi_sda(val)
84 #define SPI_SCL(val) zipitz2_spi_scl(val)
85 #define SPI_READ zipitz2_spi_read()
86 #ifndef __ASSEMBLY__
87 void zipitz2_spi_sda(int);
88 void zipitz2_spi_scl(int);
89 unsigned char zipitz2_spi_read(void);
90 #endif
91 #endif
92
93 #define CONFIG_SYS_LONGHELP /* undef to save memory */
94 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
95 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
96 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
97 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
98 #define CONFIG_SYS_DEVICE_NULLDEV 1
99
100 /*
101 * Clock Configuration
102 */
103 #define CONFIG_SYS_CPUSPEED 0x190 /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
104
105 /*
106 * SRAM Map
107 */
108 #define PHYS_SRAM 0x5c000000 /* SRAM Bank #1 */
109 #define PHYS_SRAM_SIZE 0x00040000 /* 256k */
110
111 /*
112 * DRAM Map
113 */
114 #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
115 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
116 #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
117
118 #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
119 #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
120
121 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
122 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
123
124 #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
125
126 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
127 #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SRAM + 2048)
128
129 /*
130 * NOR FLASH
131 */
132 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
133 #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
134 #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors */
135 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
136
137 #define CONFIG_SYS_FLASH_CFI
138 #define CONFIG_FLASH_CFI_DRIVER 1
139 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
140
141 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
142 #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
143
144 #define CONFIG_SYS_MAX_FLASH_BANKS 1
145 #define CONFIG_SYS_MAX_FLASH_SECT 256
146
147 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
148
149 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
150 #define CONFIG_SYS_FLASH_WRITE_TOUT 240000
151 #define CONFIG_SYS_FLASH_LOCK_TOUT 240000
152 #define CONFIG_SYS_FLASH_UNLOCK_TOUT 240000
153 #define CONFIG_SYS_FLASH_PROTECTION
154
155 /*
156 * GPIO settings
157 */
158 #define CONFIG_SYS_GAFR0_L_VAL 0x02000140
159 #define CONFIG_SYS_GAFR0_U_VAL 0x59188000
160 #define CONFIG_SYS_GAFR1_L_VAL 0x63900002
161 #define CONFIG_SYS_GAFR1_U_VAL 0xaaa03950
162 #define CONFIG_SYS_GAFR2_L_VAL 0x0aaaaaaa
163 #define CONFIG_SYS_GAFR2_U_VAL 0x29000308
164 #define CONFIG_SYS_GAFR3_L_VAL 0x54000000
165 #define CONFIG_SYS_GAFR3_U_VAL 0x000000d5
166 #define CONFIG_SYS_GPCR0_VAL 0x00000000
167 #define CONFIG_SYS_GPCR1_VAL 0x00000020
168 #define CONFIG_SYS_GPCR2_VAL 0x00000000
169 #define CONFIG_SYS_GPCR3_VAL 0x00000000
170 #define CONFIG_SYS_GPDR0_VAL 0xdafcee00
171 #define CONFIG_SYS_GPDR1_VAL 0xffa3aaab
172 #define CONFIG_SYS_GPDR2_VAL 0x8fe9ffff
173 #define CONFIG_SYS_GPDR3_VAL 0x001b1f8a
174 #define CONFIG_SYS_GPSR0_VAL 0x06080400
175 #define CONFIG_SYS_GPSR1_VAL 0x007f0000
176 #define CONFIG_SYS_GPSR2_VAL 0x032a0000
177 #define CONFIG_SYS_GPSR3_VAL 0x00000180
178
179 #define CONFIG_SYS_PSSR_VAL 0x30
180
181 /*
182 * Clock settings
183 */
184 #define CONFIG_SYS_CKEN 0x00511220
185 #define CONFIG_SYS_CCCR 0x00000190
186
187 /*
188 * Memory settings
189 */
190 #define CONFIG_SYS_MSC0_VAL 0x2ffc38f8
191 #define CONFIG_SYS_MSC1_VAL 0x0000ccd1
192 #define CONFIG_SYS_MSC2_VAL 0x0000b884
193 #define CONFIG_SYS_MDCNFG_VAL 0x08000ba9
194 #define CONFIG_SYS_MDREFR_VAL 0x2011a01e
195 #define CONFIG_SYS_MDMRS_VAL 0x00000000
196 #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
197 #define CONFIG_SYS_SXCNFG_VAL 0x40044004
198
199 /*
200 * PCMCIA and CF Interfaces
201 */
202 #define CONFIG_SYS_MECR_VAL 0x00000001
203 #define CONFIG_SYS_MCMEM0_VAL 0x00014307
204 #define CONFIG_SYS_MCMEM1_VAL 0x00014307
205 #define CONFIG_SYS_MCATT0_VAL 0x0001c787
206 #define CONFIG_SYS_MCATT1_VAL 0x0001c787
207 #define CONFIG_SYS_MCIO0_VAL 0x0001430f
208 #define CONFIG_SYS_MCIO1_VAL 0x0001430f
209
210 #include "pxa-common.h"
211
212 #endif /* __CONFIG_H */