1 // SPDX-License-Identifier: BSD-3-Clause
3 * SDX55 SoC device tree source
5 * Copyright (c) 2018, The Linux Foundation. All rights reserved.
6 * Copyright (c) 2020, Linaro Ltd.
9 #include <dt-bindings/clock/qcom,gcc-sdx55.h>
10 #include <dt-bindings/clock/qcom,rpmh.h>
11 #include <dt-bindings/gpio/gpio.h>
12 #include <dt-bindings/interconnect/qcom,sdx55.h>
13 #include <dt-bindings/interrupt-controller/arm-gic.h>
14 #include <dt-bindings/power/qcom-rpmpd.h>
15 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>;
21 interrupt-parent = <&intc>;
24 device_type = "memory";
30 compatible = "fixed-clock";
32 clock-frequency = <38400000>;
33 clock-output-names = "xo_board";
36 sleep_clk: sleep-clk {
37 compatible = "fixed-clock";
39 clock-frequency = <32000>;
42 nand_clk_dummy: nand-clk-dummy {
43 compatible = "fixed-clock";
45 clock-frequency = <32000>;
55 compatible = "arm,cortex-a7";
57 enable-method = "psci";
59 power-domains = <&rpmhpd SDX55_CX>;
60 power-domain-names = "rpmhpd";
61 operating-points-v2 = <&cpu_opp_table>;
67 compatible = "qcom,scm-sdx55", "qcom,scm";
71 cpu_opp_table: opp-table-cpu {
72 compatible = "operating-points-v2";
76 opp-hz = /bits/ 64 <345600000>;
77 required-opps = <&rpmhpd_opp_low_svs>;
81 opp-hz = /bits/ 64 <576000000>;
82 required-opps = <&rpmhpd_opp_svs>;
86 opp-hz = /bits/ 64 <1094400000>;
87 required-opps = <&rpmhpd_opp_nom>;
91 opp-hz = /bits/ 64 <1555200000>;
92 required-opps = <&rpmhpd_opp_turbo>;
97 compatible = "arm,psci-1.0";
102 #address-cells = <1>;
106 hyp_mem: memory@8fc00000 {
108 reg = <0x8fc00000 0x80000>;
111 ac_db_mem: memory@8fc80000 {
113 reg = <0x8fc80000 0x40000>;
116 secdata_mem: memory@8fcfd000 {
118 reg = <0x8fcfd000 0x1000>;
121 sbl_mem: memory@8fd00000 {
123 reg = <0x8fd00000 0x100000>;
126 aop_image: memory@8fe00000 {
128 reg = <0x8fe00000 0x20000>;
131 aop_cmd_db: memory@8fe20000 {
132 compatible = "qcom,cmd-db";
133 reg = <0x8fe20000 0x20000>;
137 smem_mem: memory@8fe40000 {
139 reg = <0x8fe40000 0xc0000>;
142 tz_mem: memory@8ff00000 {
144 reg = <0x8ff00000 0x100000>;
147 tz_apps_mem: memory@90000000 {
149 reg = <0x90000000 0x500000>;
154 compatible = "qcom,smem";
155 memory-region = <&smem_mem>;
156 hwlocks = <&tcsr_mutex 3>;
160 compatible = "qcom,smp2p";
161 qcom,smem = <435>, <428>;
162 interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>;
164 qcom,local-pid = <0>;
165 qcom,remote-pid = <1>;
167 modem_smp2p_out: master-kernel {
168 qcom,entry-name = "master-kernel";
169 #qcom,smem-state-cells = <1>;
172 modem_smp2p_in: slave-kernel {
173 qcom,entry-name = "slave-kernel";
174 interrupt-controller;
175 #interrupt-cells = <2>;
178 ipa_smp2p_out: ipa-ap-to-modem {
179 qcom,entry-name = "ipa";
180 #qcom,smem-state-cells = <1>;
183 ipa_smp2p_in: ipa-modem-to-ap {
184 qcom,entry-name = "ipa";
185 interrupt-controller;
186 #interrupt-cells = <2>;
191 #address-cells = <1>;
194 compatible = "simple-bus";
196 gcc: clock-controller@100000 {
197 compatible = "qcom,gcc-sdx55";
198 reg = <0x100000 0x1f0000>;
201 #power-domain-cells = <1>;
202 clock-names = "bi_tcxo", "sleep_clk";
203 clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>;
206 blsp1_uart3: serial@831000 {
207 compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm";
208 reg = <0x00831000 0x200>;
209 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
212 clock-names = "core", "iface";
216 usb_hsphy: phy@ff4000 {
217 compatible = "qcom,sdx55-usb-hs-phy",
218 "qcom,usb-snps-hs-7nm-phy";
219 reg = <0x00ff4000 0x114>;
223 clocks = <&rpmhcc RPMH_CXO_CLK>;
226 resets = <&gcc GCC_QUSB2PHY_BCR>;
229 usb_qmpphy: phy@ff6000 {
230 compatible = "qcom,sdx55-qmp-usb3-uni-phy";
231 reg = <0x00ff6000 0x1000>;
233 clocks = <&gcc GCC_USB3_PHY_AUX_CLK>,
234 <&gcc GCC_USB3_PRIM_CLKREF_CLK>,
235 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
236 <&gcc GCC_USB3_PHY_PIPE_CLK>;
241 clock-output-names = "usb3_uni_phy_pipe_clk_src";
245 resets = <&gcc GCC_USB3_PHY_BCR>,
246 <&gcc GCC_USB3PHY_PHY_BCR>;
253 mc_virt: interconnect@1100000 {
254 compatible = "qcom,sdx55-mc-virt";
255 reg = <0x01100000 0x400000>;
256 #interconnect-cells = <1>;
257 qcom,bcm-voters = <&apps_bcm_voter>;
260 mem_noc: interconnect@9680000 {
261 compatible = "qcom,sdx55-mem-noc";
262 reg = <0x09680000 0x40000>;
263 #interconnect-cells = <1>;
264 qcom,bcm-voters = <&apps_bcm_voter>;
267 system_noc: interconnect@162c000 {
268 compatible = "qcom,sdx55-system-noc";
269 reg = <0x0162c000 0x31200>;
270 #interconnect-cells = <1>;
271 qcom,bcm-voters = <&apps_bcm_voter>;
274 qpic_bam: dma-controller@1b04000 {
275 compatible = "qcom,bam-v1.7.0";
276 reg = <0x01b04000 0x1c000>;
277 interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
278 clocks = <&rpmhcc RPMH_QPIC_CLK>;
279 clock-names = "bam_clk";
282 qcom,controlled-remotely;
286 qpic_nand: nand-controller@1b30000 {
287 compatible = "qcom,sdx55-nand";
288 reg = <0x01b30000 0x10000>;
289 #address-cells = <1>;
291 clocks = <&rpmhcc RPMH_QPIC_CLK>,
293 clock-names = "core", "aon";
295 dmas = <&qpic_bam 0>,
298 dma-names = "tx", "rx", "cmd";
302 pcie_rc: pcie@1c00000 {
303 compatible = "qcom,pcie-sdx55";
304 reg = <0x01c00000 0x3000>,
308 <0x40100000 0x100000>;
315 linux,pci-domain = <0>;
316 bus-range = <0x00 0xff>;
319 #address-cells = <3>;
322 ranges = <0x01000000 0x0 0x00000000 0x40200000 0x0 0x100000>,
323 <0x02000000 0x0 0x40300000 0x40300000 0x0 0x3fd00000>;
325 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
326 <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
327 <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
328 <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
329 <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
330 <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
331 <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
332 <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
333 interrupt-names = "msi",
341 #interrupt-cells = <1>;
342 interrupt-map-mask = <0 0 0 0x7>;
343 interrupt-map = <0 0 0 1 &intc 0 141 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
344 <0 0 0 2 &intc 0 142 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
345 <0 0 0 3 &intc 0 143 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
346 <0 0 0 4 &intc 0 144 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
348 clocks = <&gcc GCC_PCIE_PIPE_CLK>,
349 <&gcc GCC_PCIE_AUX_CLK>,
350 <&gcc GCC_PCIE_CFG_AHB_CLK>,
351 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
352 <&gcc GCC_PCIE_SLV_AXI_CLK>,
353 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
354 <&gcc GCC_PCIE_SLEEP_CLK>;
355 clock-names = "pipe",
363 assigned-clocks = <&gcc GCC_PCIE_AUX_CLK>;
364 assigned-clock-rates = <19200000>;
366 iommu-map = <0x0 &apps_smmu 0x0200 0x1>,
367 <0x100 &apps_smmu 0x0201 0x1>,
368 <0x200 &apps_smmu 0x0202 0x1>,
369 <0x300 &apps_smmu 0x0203 0x1>,
370 <0x400 &apps_smmu 0x0204 0x1>;
372 resets = <&gcc GCC_PCIE_BCR>;
375 power-domains = <&gcc PCIE_GDSC>;
378 phy-names = "pciephy";
383 pcie_ep: pcie-ep@1c00000 {
384 compatible = "qcom,sdx55-pcie-ep";
385 reg = <0x01c00000 0x3000>,
389 <0x40200000 0x100000>,
398 qcom,perst-regs = <&tcsr 0xb258 0xb270>;
400 clocks = <&gcc GCC_PCIE_AUX_CLK>,
401 <&gcc GCC_PCIE_CFG_AHB_CLK>,
402 <&gcc GCC_PCIE_MSTR_AXI_CLK>,
403 <&gcc GCC_PCIE_SLV_AXI_CLK>,
404 <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>,
405 <&gcc GCC_PCIE_SLEEP_CLK>,
406 <&gcc GCC_PCIE_0_CLKREF_CLK>;
415 interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
416 <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
417 interrupt-names = "global",
420 interconnects = <&system_noc MASTER_PCIE &mc_virt SLAVE_EBI_CH0>;
421 interconnect-names = "pcie-mem";
423 resets = <&gcc GCC_PCIE_BCR>;
424 reset-names = "core";
425 power-domains = <&gcc PCIE_GDSC>;
427 phy-names = "pciephy";
428 max-link-speed = <3>;
434 pcie_phy: phy@1c06000 {
435 compatible = "qcom,sdx55-qmp-pcie-phy";
436 reg = <0x01c06000 0x2000>;
437 #address-cells = <1>;
440 clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>,
441 <&gcc GCC_PCIE_CFG_AHB_CLK>,
442 <&gcc GCC_PCIE_0_CLKREF_CLK>,
443 <&gcc GCC_PCIE_RCHNG_PHY_CLK>,
444 <&gcc GCC_PCIE_PIPE_CLK>;
451 clock-output-names = "pcie_pipe_clk";
456 resets = <&gcc GCC_PCIE_PHY_BCR>;
459 assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>;
460 assigned-clock-rates = <100000000>;
466 compatible = "qcom,sdx55-ipa";
468 iommus = <&apps_smmu 0x5e0 0x0>,
469 <&apps_smmu 0x5e2 0x0>;
470 reg = <0x1e40000 0x7000>,
473 reg-names = "ipa-reg",
477 interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>,
478 <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
479 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
480 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
481 interrupt-names = "ipa",
486 clocks = <&rpmhcc RPMH_IPA_CLK>;
487 clock-names = "core";
489 interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI_CH0>,
490 <&system_noc MASTER_IPA &system_noc SLAVE_OCIMEM>,
491 <&mem_noc MASTER_AMPSS_M0 &system_noc SLAVE_IPA_CFG>;
492 interconnect-names = "memory",
496 qcom,smem-states = <&ipa_smp2p_out 0>,
498 qcom,smem-state-names = "ipa-clock-enabled-valid",
504 tcsr_mutex: hwlock@1f40000 {
505 compatible = "qcom,tcsr-mutex";
506 reg = <0x01f40000 0x40000>;
510 tcsr: syscon@1fc0000 {
511 compatible = "qcom,sdx55-tcsr", "syscon";
512 reg = <0x01fc0000 0x1000>;
515 sdhc_1: mmc@8804000 {
516 compatible = "qcom,sdx55-sdhci", "qcom,sdhci-msm-v5";
517 reg = <0x08804000 0x1000>;
518 interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
519 <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
520 interrupt-names = "hc_irq", "pwr_irq";
521 clocks = <&gcc GCC_SDCC1_AHB_CLK>,
522 <&gcc GCC_SDCC1_APPS_CLK>;
523 clock-names = "iface", "core";
527 remoteproc_mpss: remoteproc@4080000 {
528 compatible = "qcom,sdx55-mpss-pas";
529 reg = <0x04080000 0x4040>;
531 interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>,
532 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
533 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
534 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
535 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
536 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
537 interrupt-names = "wdog", "fatal", "ready", "handover",
538 "stop-ack", "shutdown-ack";
540 clocks = <&rpmhcc RPMH_CXO_CLK>;
543 power-domains = <&rpmhpd SDX55_CX>,
545 power-domain-names = "cx", "mss";
547 qcom,smem-states = <&modem_smp2p_out 0>;
548 qcom,smem-state-names = "stop";
553 interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>;
555 qcom,remote-pid = <1>;
561 compatible = "qcom,sdx55-dwc3", "qcom,dwc3";
562 reg = <0x0a6f8800 0x400>;
564 #address-cells = <1>;
568 clocks = <&gcc GCC_USB30_SLV_AHB_CLK>,
569 <&gcc GCC_USB30_MASTER_CLK>,
570 <&gcc GCC_USB30_MSTR_AXI_CLK>,
571 <&gcc GCC_USB30_SLEEP_CLK>,
572 <&gcc GCC_USB30_MOCK_UTMI_CLK>;
573 clock-names = "cfg_noc",
579 assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>,
580 <&gcc GCC_USB30_MASTER_CLK>;
581 assigned-clock-rates = <19200000>, <200000000>;
583 interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
584 <&pdc 51 IRQ_TYPE_LEVEL_HIGH>,
585 <&pdc 11 IRQ_TYPE_EDGE_BOTH>,
586 <&pdc 10 IRQ_TYPE_EDGE_BOTH>;
587 interrupt-names = "hs_phy_irq", "ss_phy_irq",
588 "dm_hs_phy_irq", "dp_hs_phy_irq";
590 power-domains = <&gcc USB30_GDSC>;
592 resets = <&gcc GCC_USB30_BCR>;
594 usb_dwc3: usb@a600000 {
595 compatible = "snps,dwc3";
596 reg = <0x0a600000 0xcd00>;
597 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
598 iommus = <&apps_smmu 0x1a0 0x0>;
599 snps,dis_u2_susphy_quirk;
600 snps,dis_enblslpm_quirk;
601 phys = <&usb_hsphy>, <&usb_qmpphy>;
602 phy-names = "usb2-phy", "usb3-phy";
606 pdc: interrupt-controller@b210000 {
607 compatible = "qcom,sdx55-pdc", "qcom,pdc";
608 reg = <0x0b210000 0x30000>;
609 qcom,pdc-ranges = <0 179 52>;
610 #interrupt-cells = <2>;
611 interrupt-parent = <&intc>;
612 interrupt-controller;
616 compatible = "qcom,pshold";
617 reg = <0x0c264000 0x1000>;
620 spmi_bus: spmi@c440000 {
621 compatible = "qcom,spmi-pmic-arb";
622 reg = <0x0c440000 0x0000d00>,
623 <0x0c600000 0x2000000>,
624 <0x0e600000 0x0100000>,
625 <0x0e700000 0x00a0000>,
626 <0x0c40a000 0x0000700>;
627 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
628 interrupt-names = "periph_irq";
629 interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
632 #address-cells = <2>;
634 interrupt-controller;
635 #interrupt-cells = <4>;
638 tlmm: pinctrl@f100000 {
639 compatible = "qcom,sdx55-pinctrl";
640 reg = <0xf100000 0x300000>;
641 interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>;
644 interrupt-controller;
645 #interrupt-cells = <2>;
646 gpio-ranges = <&tlmm 0 0 108>;
650 compatible = "qcom,sdx55-imem", "syscon", "simple-mfd";
651 reg = <0x1468f000 0x1000>;
653 #address-cells = <1>;
656 ranges = <0x0 0x1468f000 0x1000>;
659 compatible = "qcom,pil-reloc-info";
664 apps_smmu: iommu@15000000 {
665 compatible = "qcom,sdx55-smmu-500", "qcom,smmu-500", "arm,mmu-500";
666 reg = <0x15000000 0x20000>;
668 #global-interrupts = <1>;
669 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
670 <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
671 <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
672 <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
673 <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
674 <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
675 <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
676 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
677 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
678 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
679 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
680 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
681 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
682 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
683 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
684 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
685 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
688 intc: interrupt-controller@17800000 {
689 compatible = "qcom,msm-qgic2";
690 interrupt-controller;
691 interrupt-parent = <&intc>;
692 #interrupt-cells = <3>;
693 reg = <0x17800000 0x1000>,
697 a7pll: clock@17808000 {
698 compatible = "qcom,sdx55-a7pll";
699 reg = <0x17808000 0x1000>;
700 clocks = <&rpmhcc RPMH_CXO_CLK>;
701 clock-names = "bi_tcxo";
705 apcs: mailbox@17810000 {
706 compatible = "qcom,sdx55-apcs-gcc", "syscon";
707 reg = <0x17810000 0x2000>;
709 clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>;
710 clock-names = "ref", "pll", "aux";
715 compatible = "qcom,apss-wdt-sdx55", "qcom,kpss-wdt";
716 reg = <0x17817000 0x1000>;
717 clocks = <&sleep_clk>;
721 #address-cells = <1>;
724 compatible = "arm,armv7-timer-mem";
725 reg = <0x17820000 0x1000>;
726 clock-frequency = <19200000>;
730 interrupts = <GIC_SPI 7 0x4>,
732 reg = <0x17821000 0x1000>,
738 interrupts = <GIC_SPI 8 0x4>;
739 reg = <0x17823000 0x1000>;
745 interrupts = <GIC_SPI 9 0x4>;
746 reg = <0x17824000 0x1000>;
752 interrupts = <GIC_SPI 10 0x4>;
753 reg = <0x17825000 0x1000>;
759 interrupts = <GIC_SPI 11 0x4>;
760 reg = <0x17826000 0x1000>;
766 interrupts = <GIC_SPI 12 0x4>;
767 reg = <0x17827000 0x1000>;
773 interrupts = <GIC_SPI 13 0x4>;
774 reg = <0x17828000 0x1000>;
780 interrupts = <GIC_SPI 14 0x4>;
781 reg = <0x17829000 0x1000>;
786 apps_rsc: rsc@17830000 {
787 compatible = "qcom,rpmh-rsc";
788 reg = <0x17830000 0x10000>, <0x17840000 0x10000>;
789 reg-names = "drv-0", "drv-1";
790 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
791 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
792 qcom,tcs-offset = <0xd00>;
794 qcom,tcs-config = <ACTIVE_TCS 2>, <SLEEP_TCS 2>,
795 <WAKE_TCS 2>, <CONTROL_TCS 1>;
797 rpmhcc: clock-controller {
798 compatible = "qcom,sdx55-rpmh-clk";
801 clocks = <&xo_board>;
804 rpmhpd: power-controller {
805 compatible = "qcom,sdx55-rpmhpd";
806 #power-domain-cells = <1>;
807 operating-points-v2 = <&rpmhpd_opp_table>;
809 rpmhpd_opp_table: opp-table {
810 compatible = "operating-points-v2";
812 rpmhpd_opp_ret: opp1 {
813 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
816 rpmhpd_opp_min_svs: opp2 {
817 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
820 rpmhpd_opp_low_svs: opp3 {
821 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
824 rpmhpd_opp_svs: opp4 {
825 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
828 rpmhpd_opp_svs_l1: opp5 {
829 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
832 rpmhpd_opp_nom: opp6 {
833 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
836 rpmhpd_opp_nom_l1: opp7 {
837 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
840 rpmhpd_opp_nom_l2: opp8 {
841 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
844 rpmhpd_opp_turbo: opp9 {
845 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
848 rpmhpd_opp_turbo_l1: opp10 {
849 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
854 apps_bcm_voter: bcm-voter {
855 compatible = "qcom,bcm-voter";
861 compatible = "arm,armv7-timer";
862 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
863 <GIC_PPI 12 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
864 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
865 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
866 clock-frequency = <19200000>;