1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2015 Phytec Messtechnik GmbH
4 * Author: Teresa Remmet <t.remmet@phytec.de>
8 #include <dt-bindings/interrupt-controller/irq.h>
11 model = "Phytec AM335x phyCORE";
12 compatible = "phytec,am335x-phycore-som", "ti,am33xx";
22 cpu0-supply = <&vdd1_reg>;
27 device_type = "memory";
28 reg = <0x80000000 0x10000000>; /* 256 MB */
31 vcc5v: fixedregulator0 {
32 compatible = "regulator-fixed";
33 regulator-name = "vcc5v";
34 regulator-min-microvolt = <5000000>;
35 regulator-max-microvolt = <5000000>;
52 emmc_pins: pinmux-emmc-pins {
53 pinctrl-single,pins = <
54 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn1.mmc1_clk */
55 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn2.mmc1_cmd */
56 AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad0.mmc1_dat0 */
57 AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad1.mmc1_dat1 */
58 AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad2.mmc1_dat2 */
59 AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad3.mmc1_dat3 */
60 AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad4.mmc1_dat4 */
61 AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad5.mmc1_dat5 */
62 AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad6.mmc1_dat6 */
63 AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad7.mmc1_dat7 */
69 pinctrl-names = "default";
70 pinctrl-0 = <&emmc_pins>;
71 vmmc-supply = <&vmmc_reg>;
79 ethernet0_pins: ethernet0-pins {
80 pinctrl-single,pins = <
81 AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT_PULLDOWN, MUX_MODE1)
82 AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE1)
83 AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT, MUX_MODE1)
84 AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT, MUX_MODE1)
85 AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT, MUX_MODE1)
86 AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE1)
87 AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE1)
88 AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE0)
92 mdio_pins: mdio-pins {
93 pinctrl-single,pins = <
95 AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
96 AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
102 phy-handle = <&phy0>;
104 ti,dual-emac-pvid = <1>;
112 pinctrl-names = "default";
113 pinctrl-0 = <&mdio_pins>;
115 phy0: ethernet-phy@0 {
121 pinctrl-names = "default";
122 pinctrl-0 = <ðernet0_pins>;
128 i2c0_pins: pinmux-i2c0-pins {
129 pinctrl-single,pins = <
130 AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT, MUX_MODE0)
131 AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT, MUX_MODE0)
137 pinctrl-names = "default";
138 pinctrl-0 = <&i2c0_pins>;
139 clock-frequency = <400000>;
146 i2c_tmp102: temp@4b {
147 compatible = "ti,tmp102";
152 i2c_eeprom: eeprom@52 {
153 compatible = "atmel,24c32";
160 compatible = "microcrystal,rv4162";
168 nandflash_pins: pinmux-nandflash-pins {
169 pinctrl-single,pins = <
170 AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
171 AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
172 AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
173 AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
174 AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
175 AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
176 AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
177 AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
178 AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
179 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
180 AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
181 AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
182 AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
183 AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
194 pinctrl-names = "default";
195 pinctrl-0 = <&nandflash_pins>;
196 ranges = <0 0 0x08000000 0x1000000>; /* CS0: NAND */
197 nandflash: nand@0,0 {
198 compatible = "ti,omap2-nand";
199 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
200 interrupt-parent = <&gpmc>;
201 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
202 <1 IRQ_TYPE_NONE>; /* termcount */
203 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
204 nand-bus-width = <8>;
205 ti,nand-ecc-opt = "bch8";
206 gpmc,device-width = <1>;
207 gpmc,sync-clk-ps = <0>;
209 gpmc,cs-rd-off-ns = <30>;
210 gpmc,cs-wr-off-ns = <30>;
211 gpmc,adv-on-ns = <0>;
212 gpmc,adv-rd-off-ns = <30>;
213 gpmc,adv-wr-off-ns = <30>;
215 gpmc,we-off-ns = <20>;
216 gpmc,oe-on-ns = <10>;
217 gpmc,oe-off-ns = <30>;
218 gpmc,access-ns = <30>;
219 gpmc,rd-cycle-ns = <30>;
220 gpmc,wr-cycle-ns = <30>;
221 gpmc,bus-turnaround-ns = <0>;
222 gpmc,cycle2cycle-delay-ns = <50>;
223 gpmc,cycle2cycle-diffcsen;
224 gpmc,clk-activation-ns = <0>;
225 gpmc,wr-access-ns = <30>;
226 gpmc,wr-data-mux-bus-ns = <0>;
230 #address-cells = <1>;
236 #include "../../tps65910.dtsi"
239 vcc1-supply = <&vcc5v>;
240 vcc2-supply = <&vcc5v>;
241 vcc3-supply = <&vcc5v>;
242 vcc4-supply = <&vcc5v>;
243 vcc5-supply = <&vcc5v>;
244 vcc6-supply = <&vcc5v>;
245 vcc7-supply = <&vcc5v>;
246 vccio-supply = <&vcc5v>;
249 vrtc_reg: regulator@0 {
253 vio_reg: regulator@1 {
257 vdd1_reg: regulator@2 {
258 /* VDD_MPU voltage limits 0.95V - 1.325V with +/-4% tolerance */
259 regulator-name = "vdd_mpu";
260 regulator-min-microvolt = <912500>;
261 regulator-max-microvolt = <1378000>;
266 vdd2_reg: regulator@3 {
267 /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
268 regulator-name = "vdd_core";
269 regulator-min-microvolt = <912500>;
270 regulator-max-microvolt = <1150000>;
275 vdd3_reg: regulator@4 {
279 vdig1_reg: regulator@5 {
280 regulator-name = "vdig1_1p8v";
281 regulator-min-microvolt = <1800000>;
282 regulator-max-microvolt = <1800000>;
285 vdig2_reg: regulator@6 {
289 vpll_reg: regulator@7 {
293 vdac_reg: regulator@8 {
297 vaux1_reg: regulator@9 {
301 vaux2_reg: regulator@10 {
305 vaux33_reg: regulator@11 {
309 vmmc_reg: regulator@12 {
310 regulator-min-microvolt = <3300000>;
311 regulator-max-microvolt = <3300000>;
319 spi0_pins: pinmux-spi0-pins {
320 pinctrl-single,pins = <
321 AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLDOWN, MUX_MODE0)
322 AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLDOWN, MUX_MODE0)
323 AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE0)
324 AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE0)
330 pinctrl-names = "default";
331 pinctrl-0 = <&spi0_pins>;
334 serial_flash: flash@0 {
335 compatible = "jedec,spi-nor";
336 spi-max-frequency = <48000000>;
340 #address-cells = <1>;