]> git.ipfire.org Git - people/ms/u-boot.git/blobdiff - board/sbc8641d/sbc8641d.c
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / board / sbc8641d / sbc8641d.c
index 78656e9024af207526c309f18d7878ba55917f62..06d1d2a4091cd117842a00b0dc1720fdad32209a 100644 (file)
@@ -34,7 +34,7 @@
 #include <asm/processor.h>
 #include <asm/immap_86xx.h>
 #include <asm/immap_fsl_pci.h>
-#include <spd.h>
+#include <asm/fsl_ddr_sdram.h>
 #include <libfdt.h>
 #include <fdt_support.h>
 
 extern void ddr_enable_ecc (unsigned int dram_size);
 #endif
 
-#if defined(CONFIG_SPD_EEPROM)
-#include "spd_sdram.h"
-#endif
-
-void sdram_init (void);
 long int fixed_sdram (void);
 
 int board_early_init_f (void)
@@ -61,17 +56,17 @@ int checkboard (void)
        return 0;
 }
 
-long int initdram (int board_type)
+phys_size_t initdram (int board_type)
 {
        long dram_size = 0;
 
 #if defined(CONFIG_SPD_EEPROM)
-       dram_size = spd_sdram ();
+       dram_size = fsl_ddr_sdram();
 #else
        dram_size = fixed_sdram ();
 #endif
 
-#if defined(CFG_RAMBOOT)
+#if defined(CONFIG_SYS_RAMBOOT)
        puts ("    DDR: ");
        return dram_size;
 #endif
@@ -87,11 +82,11 @@ long int initdram (int board_type)
        return dram_size;
 }
 
-#if defined(CFG_DRAM_TEST)
+#if defined(CONFIG_SYS_DRAM_TEST)
 int testdram (void)
 {
-       uint *pstart = (uint *) CFG_MEMTEST_START;
-       uint *pend = (uint *) CFG_MEMTEST_END;
+       uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
+       uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
        uint *p;
 
        puts ("SDRAM test phase 1:\n");
@@ -127,72 +122,72 @@ int testdram (void)
  */
 long int fixed_sdram (void)
 {
-#if !defined(CFG_RAMBOOT)
-       volatile immap_t *immap = (immap_t *) CFG_IMMR;
+#if !defined(CONFIG_SYS_RAMBOOT)
+       volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
        volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
 
-       ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
-       ddr->cs1_bnds = CFG_DDR_CS1_BNDS;
-       ddr->cs2_bnds = CFG_DDR_CS2_BNDS;
-       ddr->cs3_bnds = CFG_DDR_CS3_BNDS;
-       ddr->cs0_config = CFG_DDR_CS0_CONFIG;
-       ddr->cs1_config = CFG_DDR_CS1_CONFIG;
-       ddr->cs2_config = CFG_DDR_CS2_CONFIG;
-       ddr->cs3_config = CFG_DDR_CS3_CONFIG;
-       ddr->ext_refrec = CFG_DDR_EXT_REFRESH;
-       ddr->timing_cfg_0 = CFG_DDR_TIMING_0;
-       ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
-       ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
-       ddr->sdram_cfg_1 = CFG_DDR_CFG_1A;
-       ddr->sdram_cfg_2 = CFG_DDR_CFG_2;
-       ddr->sdram_mode_1 = CFG_DDR_MODE_1;
-       ddr->sdram_mode_2 = CFG_DDR_MODE_2;
-       ddr->sdram_mode_cntl = CFG_DDR_MODE_CTL;
-       ddr->sdram_interval = CFG_DDR_INTERVAL;
-       ddr->sdram_data_init = CFG_DDR_DATA_INIT;
-       ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL;
+       ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
+       ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
+       ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
+       ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
+       ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
+       ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
+       ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
+       ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
+       ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
+       ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
+       ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
+       ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
+       ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1A;
+       ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
+       ddr->sdram_mode_1 = CONFIG_SYS_DDR_MODE_1;
+       ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
+       ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
+       ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
+       ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
+       ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
 
        asm ("sync;isync");
 
        udelay (500);
 
-       ddr->sdram_cfg_1 = CFG_DDR_CFG_1B;
+       ddr->sdram_cfg_1 = CONFIG_SYS_DDR_CFG_1B;
        asm ("sync; isync");
 
        udelay (500);
        ddr = &immap->im_ddr2;
 
-       ddr->cs0_bnds = CFG_DDR2_CS0_BNDS;
-       ddr->cs1_bnds = CFG_DDR2_CS1_BNDS;
-       ddr->cs2_bnds = CFG_DDR2_CS2_BNDS;
-       ddr->cs3_bnds = CFG_DDR2_CS3_BNDS;
-       ddr->cs0_config = CFG_DDR2_CS0_CONFIG;
-       ddr->cs1_config = CFG_DDR2_CS1_CONFIG;
-       ddr->cs2_config = CFG_DDR2_CS2_CONFIG;
-       ddr->cs3_config = CFG_DDR2_CS3_CONFIG;
-       ddr->ext_refrec = CFG_DDR2_EXT_REFRESH;
-       ddr->timing_cfg_0 = CFG_DDR2_TIMING_0;
-       ddr->timing_cfg_1 = CFG_DDR2_TIMING_1;
-       ddr->timing_cfg_2 = CFG_DDR2_TIMING_2;
-       ddr->sdram_cfg_1 = CFG_DDR2_CFG_1A;
-       ddr->sdram_cfg_2 = CFG_DDR2_CFG_2;
-       ddr->sdram_mode_1 = CFG_DDR2_MODE_1;
-       ddr->sdram_mode_2 = CFG_DDR2_MODE_2;
-       ddr->sdram_mode_cntl = CFG_DDR2_MODE_CTL;
-       ddr->sdram_interval = CFG_DDR2_INTERVAL;
-       ddr->sdram_data_init = CFG_DDR2_DATA_INIT;
-       ddr->sdram_clk_cntl = CFG_DDR2_CLK_CTRL;
+       ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
+       ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
+       ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
+       ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
+       ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
+       ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
+       ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
+       ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
+       ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
+       ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
+       ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
+       ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
+       ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1A;
+       ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
+       ddr->sdram_mode_1 = CONFIG_SYS_DDR2_MODE_1;
+       ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
+       ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
+       ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
+       ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
+       ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
 
        asm ("sync;isync");
 
        udelay (500);
 
-       ddr->sdram_cfg_1 = CFG_DDR2_CFG_1B;
+       ddr->sdram_cfg_1 = CONFIG_SYS_DDR2_CFG_1B;
        asm ("sync; isync");
 
        udelay (500);
 #endif
-       return CFG_SDRAM_SIZE * 1024 * 1024;
+       return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
 }
 #endif                         /* !defined(CONFIG_SPD_EEPROM) */
 
@@ -227,18 +222,20 @@ int first_free_busno = 0;
 
 void pci_init_board(void)
 {
-       volatile immap_t *immap = (immap_t *) CFG_CCSRBAR;
+       volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
        volatile ccsr_gur_t *gur = &immap->im_gur;
        uint devdisr = gur->devdisr;
-       uint io_sel = (gur->pordevsr & MPC86xx_PORDEVSR_IO_SEL) >> 16;
+       uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
+               >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
 
 #ifdef CONFIG_PCI1
 {
-       volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
+       volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
        extern void fsl_pci_init(struct pci_controller *hose);
        struct pci_controller *hose = &pci1_hose;
 #ifdef DEBUG
-       uint host1_agent = (gur->porbmsr & MPC86xx_PORBMSR_HA) >> 17;
+       uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
+               >> MPC8641_PORBMSR_HA_SHIFT;
        uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
 #endif
        if ((io_sel == 2 || io_sel == 3 || io_sel == 5
@@ -255,23 +252,23 @@ void pci_init_board(void)
 
                /* inbound */
                pci_set_region(hose->regions + 0,
-                              CFG_PCI_MEMORY_BUS,
-                              CFG_PCI_MEMORY_PHYS,
-                              CFG_PCI_MEMORY_SIZE,
+                              CONFIG_SYS_PCI_MEMORY_BUS,
+                              CONFIG_SYS_PCI_MEMORY_PHYS,
+                              CONFIG_SYS_PCI_MEMORY_SIZE,
                               PCI_REGION_MEM | PCI_REGION_MEMORY);
 
                /* outbound memory */
                pci_set_region(hose->regions + 1,
-                              CFG_PCI1_MEM_BASE,
-                              CFG_PCI1_MEM_PHYS,
-                              CFG_PCI1_MEM_SIZE,
+                              CONFIG_SYS_PCI1_MEM_BASE,
+                              CONFIG_SYS_PCI1_MEM_PHYS,
+                              CONFIG_SYS_PCI1_MEM_SIZE,
                               PCI_REGION_MEM);
 
                /* outbound io */
                pci_set_region(hose->regions + 2,
-                              CFG_PCI1_IO_BASE,
-                              CFG_PCI1_IO_PHYS,
-                              CFG_PCI1_IO_SIZE,
+                              CONFIG_SYS_PCI1_IO_BASE,
+                              CONFIG_SYS_PCI1_IO_PHYS,
+                              CONFIG_SYS_PCI1_IO_SIZE,
                               PCI_REGION_IO);
 
                hose->region_count = 3;
@@ -295,30 +292,30 @@ void pci_init_board(void)
 
 #ifdef CONFIG_PCI2
 {
-       volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI2_ADDR;
+       volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI2_ADDR;
        extern void fsl_pci_init(struct pci_controller *hose);
        struct pci_controller *hose = &pci2_hose;
 
 
        /* inbound */
        pci_set_region(hose->regions + 0,
-                      CFG_PCI_MEMORY_BUS,
-                      CFG_PCI_MEMORY_PHYS,
-                      CFG_PCI_MEMORY_SIZE,
+                      CONFIG_SYS_PCI_MEMORY_BUS,
+                      CONFIG_SYS_PCI_MEMORY_PHYS,
+                      CONFIG_SYS_PCI_MEMORY_SIZE,
                       PCI_REGION_MEM | PCI_REGION_MEMORY);
 
        /* outbound memory */
        pci_set_region(hose->regions + 1,
-                      CFG_PCI2_MEM_BASE,
-                      CFG_PCI2_MEM_PHYS,
-                      CFG_PCI2_MEM_SIZE,
+                      CONFIG_SYS_PCI2_MEM_BASE,
+                      CONFIG_SYS_PCI2_MEM_PHYS,
+                      CONFIG_SYS_PCI2_MEM_SIZE,
                       PCI_REGION_MEM);
 
        /* outbound io */
        pci_set_region(hose->regions + 2,
-                      CFG_PCI2_IO_BASE,
-                      CFG_PCI2_IO_PHYS,
-                      CFG_PCI2_IO_SIZE,
+                      CONFIG_SYS_PCI2_IO_BASE,
+                      CONFIG_SYS_PCI2_IO_PHYS,
+                      CONFIG_SYS_PCI2_IO_SIZE,
                       PCI_REGION_IO);
 
        hose->region_count = 3;