]> git.ipfire.org Git - thirdparty/gcc.git/commit - gcc/config/riscv/riscv-vector-builtins-bases.h
RISC-V: Support RVV VFNCVT.XU.F.W rounding mode intrinsic API
authorPan Li <pan2.li@intel.com>
Thu, 17 Aug 2023 01:17:08 +0000 (09:17 +0800)
committerPan Li <pan2.li@intel.com>
Thu, 17 Aug 2023 07:34:09 +0000 (15:34 +0800)
commit72fc7e9d6aefbc4de1d3827062e47277fca83ef5
tree2a8fb1a8430d758aa49ca8afa1878154b397965d
parent3d18a528bfd05f0bfdb27f52c2f6c2445f15e4ca
RISC-V: Support RVV VFNCVT.XU.F.W rounding mode intrinsic API

This patch would like to support the rounding mode API for the
VFNCVT.XU.F.W as the below samples.

* __riscv_vfncvt_xu_f_w_u16mf2_rm
* __riscv_vfncvt_xu_f_w_u16mf2_rm_m

Signed-off-by: Pan Li <pan2.li@intel.com>
gcc/ChangeLog:

* config/riscv/riscv-vector-builtins-bases.cc
(vfncvt_xu_frm_obj): New declaration.
(BASE): Ditto.
* config/riscv/riscv-vector-builtins-bases.h: Ditto.
* config/riscv/riscv-vector-builtins-functions.def
(vfncvt_xu_frm): New intrinsic function def.

gcc/testsuite/ChangeLog:

* gcc.target/riscv/rvv/base/float-point-ncvt-xu.c: New test.
gcc/config/riscv/riscv-vector-builtins-bases.cc
gcc/config/riscv/riscv-vector-builtins-bases.h
gcc/config/riscv/riscv-vector-builtins-functions.def
gcc/testsuite/gcc.target/riscv/rvv/base/float-point-ncvt-xu.c [new file with mode: 0644]