]> git.ipfire.org Git - thirdparty/gcc.git/commit
RISC-V: Support RVV VFWREDUSUM.VS rounding mode intrinsic API
authorPan Li <pan2.li@intel.com>
Thu, 17 Aug 2023 08:03:20 +0000 (16:03 +0800)
committerPan Li <pan2.li@intel.com>
Tue, 22 Aug 2023 00:00:51 +0000 (08:00 +0800)
commit1d17e3d66736cc8d875bf02530f3f6aa498f0d09
tree915158a864308427eedb407f0a0f0ad61d2e7030
parente2c42860b6bad30bad8dd12fd0e25dc55646a69c
RISC-V: Support RVV VFWREDUSUM.VS rounding mode intrinsic API

This patch would like to support the rounding mode API for the
VFWREDUSUM.VS as the below samples

* __riscv_vfwredusum_vs_f32m1_f64m1_rm
* __riscv_vfwredusum_vs_f32m1_f64m1_rm_m

Signed-off-by: Pan Li <pan2.li@intel.com>
gcc/ChangeLog:

* config/riscv/riscv-vector-builtins-bases.cc
(vfwredusum_frm_obj): New declaration.
(BASE): Ditto.
* config/riscv/riscv-vector-builtins-bases.h: Ditto.
* config/riscv/riscv-vector-builtins-functions.def
(vfwredusum_frm): New intrinsic function def.

gcc/testsuite/ChangeLog:

* gcc.target/riscv/rvv/base/float-point-wredusum.c: New test.
gcc/config/riscv/riscv-vector-builtins-bases.cc
gcc/config/riscv/riscv-vector-builtins-bases.h
gcc/config/riscv/riscv-vector-builtins-functions.def
gcc/testsuite/gcc.target/riscv/rvv/base/float-point-wredusum.c [new file with mode: 0644]