]> git.ipfire.org Git - thirdparty/linux.git/commit
pinctrl: qcom: lpass-lpi: allow slew rate bit in main pin config register
authorKrzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Fri, 13 Oct 2023 14:59:35 +0000 (16:59 +0200)
committerLinus Walleij <linus.walleij@linaro.org>
Tue, 14 Nov 2023 07:44:40 +0000 (08:44 +0100)
commit6ea5c72b04cc6f45d57a2610113ad99a6755c8aa
tree58d5a5e0917cf03af9b728e593116c3d557c5b87
parent28bb7c555c7ebcc810ef49e3361d60c5acbd7b36
pinctrl: qcom: lpass-lpi: allow slew rate bit in main pin config register

Existing Qualcomm SoCs have the LPASS pin controller slew rate control
in separate register, however this will change with upcoming Qualcomm
SoCs.  The slew rate will be part of the main register for pin
configuration, thus second device IO address space is not needed.

Prepare for supporting new SoCs by adding flag customizing the driver
behavior for slew rate.

Signed-off-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Reviewed-by: Konrad Dybcio <konrad.dybcio@linaro.org>
Link: https://lore.kernel.org/r/20231013145935.220945-3-krzysztof.kozlowski@linaro.org
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
drivers/pinctrl/qcom/pinctrl-lpass-lpi.c
drivers/pinctrl/qcom/pinctrl-lpass-lpi.h