]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
clk: tegra: Fix cclk_lp divisor register
authorMichał Mirosław <mirq-linux@rere.qmqm.pl>
Tue, 19 Sep 2017 02:48:10 +0000 (04:48 +0200)
committerSasha Levin <alexander.levin@microsoft.com>
Wed, 17 Jan 2018 17:55:38 +0000 (12:55 -0500)
[ Upstream commit 54eff2264d3e9fd7e3987de1d7eba1d3581c631e ]

According to comments in code and common sense, cclk_lp uses its
own divisor, not cclk_g's.

Fixes: b08e8c0ecc42 ("clk: tegra: add clock support for Tegra30")
Signed-off-by: Michał Mirosław <mirq-linux@rere.qmqm.pl>
Acked-By: Peter De Schrijver <pdeschrijver@nvidia.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
Signed-off-by: Sasha Levin <alexander.levin@microsoft.com>
drivers/clk/tegra/clk-tegra30.c

index 4b26509fc21857ede7ea3c41ed79d4fad3175c8f..803ef926d682860db46e2bad4cb4f02407100ec6 100644 (file)
@@ -1064,7 +1064,7 @@ static void __init tegra30_super_clk_init(void)
         * U71 divider of cclk_lp.
         */
        clk = tegra_clk_register_divider("pll_p_out3_cclklp", "pll_p_out3",
-                               clk_base + SUPER_CCLKG_DIVIDER, 0,
+                               clk_base + SUPER_CCLKLP_DIVIDER, 0,
                                TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
        clk_register_clkdev(clk, "pll_p_out3_cclklp", NULL);