]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
net/mlx5: Modify LSB bitmask in temperature event to include only the first bit
authorShahar Shitrit <shshitrit@nvidia.com>
Thu, 13 Feb 2025 09:46:40 +0000 (11:46 +0200)
committerJakub Kicinski <kuba@kernel.org>
Tue, 18 Feb 2025 00:27:38 +0000 (16:27 -0800)
In the sensor_count field of the MTEWE register, bits 1-62 are
supported only for unmanaged switches, not for NICs, and bit 63
is reserved for internal use.

To prevent confusing output that may include set bits that are
not relevant to NIC sensors, we update the bitmask to retain only
the first bit, which corresponds to the sensor ASIC.

Signed-off-by: Shahar Shitrit <shshitrit@nvidia.com>
Signed-off-by: Tariq Toukan <tariqt@nvidia.com>
Reviewed-by: Mateusz Polchlopek <mateusz.polchlopek@intel.com>
Link: https://patch.msgid.link/20250213094641.226501-4-tariqt@nvidia.com
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
drivers/net/ethernet/mellanox/mlx5/core/events.c

index a661aa522a9ad3b6564ec083d9bd8b7cffdf0816..e85a9042e3c24e66f254539409beb6c14dfda8d2 100644 (file)
@@ -163,6 +163,10 @@ static int temp_warn(struct notifier_block *nb, unsigned long type, void *data)
        u64 value_msb;
 
        value_lsb = be64_to_cpu(eqe->data.temp_warning.sensor_warning_lsb);
+       /* bit 1-63 are not supported for NICs,
+        * hence read only bit 0 (asic) from lsb.
+        */
+       value_lsb &= 0x1;
        value_msb = be64_to_cpu(eqe->data.temp_warning.sensor_warning_msb);
 
        if (net_ratelimit())