]> git.ipfire.org Git - thirdparty/u-boot.git/commitdiff
ARM: dts: socfpga: Adjust NAND register layout on Arria10
authorMarek Vasut <marex@denx.de>
Mon, 7 May 2018 20:22:26 +0000 (22:22 +0200)
committerMarek Vasut <marex@denx.de>
Tue, 24 Jul 2018 22:13:32 +0000 (00:13 +0200)
Adjust the NAND register size on Arria10 to reflect reality.

Signed-off-by: Marek Vasut <marex@denx.de>
Cc: Chin Liang See <chin.liang.see@intel.com>
Cc: Dinh Nguyen <dinguyen@kernel.org>
arch/arm/dts/socfpga_arria10.dtsi

index b51febda9ccffbb30d35fbbb8195e8821cc2aeb1..2f935a21e95ce33ce41328d6d3987af38b3cafc7 100644 (file)
                        #address-cells = <1>;
                        #size-cells = <1>;
                        compatible = "denali,denali-nand-dt", "altr,socfpga-denali-nand";
-                       reg = <0xffb90000 0x72000>,
-                             <0xffb80000 0x10000>;
+                       reg = <0xffb90000 0x20>,
+                             <0xffb80000 0x1000>;
                        reg-names = "nand_data", "denali_reg";
                        interrupts = <0 99 4>;
                        dma-mask = <0xffffffff>;