]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
iio: dac: adi-axi-dac: add bus mode setup
authorAngelo Dureghello <adureghello@baylibre.com>
Tue, 14 Jan 2025 15:30:13 +0000 (16:30 +0100)
committerJonathan Cameron <Jonathan.Cameron@huawei.com>
Sat, 8 Feb 2025 15:10:11 +0000 (15:10 +0000)
The ad354xr requires DSPI mode (2 data lanes) to work in buffering
mode, so, depending on the DAC type, target TRANSFER_REGISTER
"MULTI_IO_MODE" bitfield can be set between:
    SPI  (configuration, entire ad35xxr family),
    DSPI (ad354xr),
    QSPI (ad355xr).
Also bus IO_MODE must be set accordingly.

About removal of AXI_DAC_CUSTOM_CTRL_SYNCED_TRANSFER, according to
the HDL history the flag has never been used. So looks like the driver
was including it by mistake or in anticipation for something that was
never implemented on HDL side.

Current HDL updated documentation confirm it is actually not in use
anymore and replaced by the IO_MODE bits.

Reviewed-by: Nuno Sa <nuno.sa@analog.com>
Signed-off-by: Angelo Dureghello <adureghello@baylibre.com>
Link: https://patch.msgid.link/20250114-wip-bl-ad3552r-axi-v0-iio-testing-carlos-v4-4-979402e33545@baylibre.com
Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
drivers/iio/dac/ad3552r-hs.h
drivers/iio/dac/adi-axi-dac.c

index 724261d38dea3f5550de40f7e343385d00f46499..4a9e35234124433af6d0f7fbbbff7b35514b756a 100644 (file)
@@ -8,11 +8,19 @@
 
 struct iio_backend;
 
+enum ad3552r_io_mode {
+       AD3552R_IO_MODE_SPI,
+       AD3552R_IO_MODE_DSPI,
+       AD3552R_IO_MODE_QSPI,
+};
+
 struct ad3552r_hs_platform_data {
        int (*bus_reg_read)(struct iio_backend *back, u32 reg, u32 *val,
                            size_t data_size);
        int (*bus_reg_write)(struct iio_backend *back, u32 reg, u32 val,
                             size_t data_size);
+       int (*bus_set_io_mode)(struct iio_backend *back,
+                              enum ad3552r_io_mode mode);
        u32 bus_sample_data_clock_hz;
 };
 
index ac871deb8063cddb968468d880c64310148ff0a7..bcaf365feef428fdb6ce45f85b354edb9c429b31 100644 (file)
@@ -64,7 +64,7 @@
 #define   AXI_DAC_UI_STATUS_IF_BUSY            BIT(4)
 #define AXI_DAC_CUSTOM_CTRL_REG                        0x008C
 #define   AXI_DAC_CUSTOM_CTRL_ADDRESS          GENMASK(31, 24)
-#define   AXI_DAC_CUSTOM_CTRL_SYNCED_TRANSFER  BIT(2)
+#define   AXI_DAC_CUSTOM_CTRL_MULTI_IO_MODE    GENMASK(3, 2)
 #define   AXI_DAC_CUSTOM_CTRL_STREAM           BIT(1)
 #define   AXI_DAC_CUSTOM_CTRL_TRANSFER_DATA    BIT(0)
 
@@ -722,6 +722,25 @@ static int axi_dac_bus_reg_read(struct iio_backend *back, u32 reg, u32 *val,
        return regmap_read(st->regmap, AXI_DAC_CUSTOM_RD_REG, val);
 }
 
+static int axi_dac_bus_set_io_mode(struct iio_backend *back,
+                                  enum ad3552r_io_mode mode)
+{
+       struct axi_dac_state *st = iio_backend_get_priv(back);
+       int ival, ret;
+
+       guard(mutex)(&st->lock);
+
+       ret = regmap_update_bits(st->regmap, AXI_DAC_CUSTOM_CTRL_REG,
+                       AXI_DAC_CUSTOM_CTRL_MULTI_IO_MODE,
+                       FIELD_PREP(AXI_DAC_CUSTOM_CTRL_MULTI_IO_MODE, mode));
+       if (ret)
+               return ret;
+
+       return regmap_read_poll_timeout(st->regmap, AXI_DAC_UI_STATUS_REG, ival,
+                       FIELD_GET(AXI_DAC_UI_STATUS_IF_BUSY, ival) == 0, 10,
+                       100 * KILO);
+}
+
 static void axi_dac_child_remove(void *data)
 {
        platform_device_unregister(data);
@@ -733,6 +752,7 @@ static int axi_dac_create_platform_device(struct axi_dac_state *st,
        struct ad3552r_hs_platform_data pdata = {
                .bus_reg_read = axi_dac_bus_reg_read,
                .bus_reg_write = axi_dac_bus_reg_write,
+               .bus_set_io_mode = axi_dac_bus_set_io_mode,
                .bus_sample_data_clock_hz = st->dac_clk_rate,
        };
        struct platform_device_info pi = {