]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
arm64: dts: rockchip: add missing vop properties for px30
authorSandy Huang <hjc@rock-chips.com>
Wed, 29 Aug 2018 03:17:13 +0000 (11:17 +0800)
committerHeiko Stuebner <heiko@sntech.de>
Wed, 29 Aug 2018 12:54:08 +0000 (14:54 +0200)
Add display ports for display-subsystem and add reset property
for vop node. If missing these properties, drm driver can't
probe sucessfully.

Signed-off-by: Sandy Huang <hjc@rock-chips.com>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
arch/arm64/boot/dts/rockchip/px30.dtsi

index dc3b22ca9a0e3d1518ee9792df45b61ffdb7e179..fa82dd80c801308b135f73471b2b8c3a370f28bd 100644 (file)
 
        display_subsystem: display-subsystem {
                compatible = "rockchip,display-subsystem";
+               ports = <&vopb_out>, <&vopl_out>;
                status = "disabled";
        };
 
                clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>,
                         <&cru HCLK_VOPB>;
                clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
+               resets = <&cru SRST_VOPB_A>, <&cru SRST_VOPB_H>, <&cru SRST_VOPB>;
+               reset-names = "axi", "ahb", "dclk";
                iommus = <&vopb_mmu>;
                power-domains = <&power PX30_PD_VO>;
                rockchip,grf = <&grf>;
                status = "disabled";
+
+               vopb_out: port {
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+               };
        };
 
        vopb_mmu: iommu@ff460f00 {
                clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>,
                         <&cru HCLK_VOPL>;
                clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
+               resets = <&cru SRST_VOPL_A>, <&cru SRST_VOPL_H>, <&cru SRST_VOPL>;
+               reset-names = "axi", "ahb", "dclk";
                iommus = <&vopl_mmu>;
                power-domains = <&power PX30_PD_VO>;
                rockchip,grf = <&grf>;
                status = "disabled";
+
+               vopl_out: port {
+                       #address-cells = <1>;
+                       #size-cells = <0>;
+               };
        };
 
        vopl_mmu: iommu@ff470f00 {