#include "lib/eq.h"
#include "en.h"
#include "clock.h"
-#ifdef CONFIG_X86
+#if defined(CONFIG_X86) || defined(CONFIG_ARM_ARCH_TIMER)
#include <linux/timekeeping.h>
#include <linux/cpufeature.h>
-#endif /* CONFIG_X86 */
+#endif /* CONFIG_X86 || CONFIG_ARM_ARCH_TIMER */
#define MLX5_RT_CLOCK_IDENTITY_SIZE MLX5_FLD_SZ_BYTES(mrtcq_reg, rt_clock_identity)
MLX5_REG_MTUTC, 0, 1);
}
-#ifdef CONFIG_X86
+#if defined(CONFIG_X86) || defined(CONFIG_ARM_ARCH_TIMER)
static bool mlx5_is_ptm_source_time_available(struct mlx5_core_dev *dev)
{
u32 out[MLX5_ST_SZ_DW(mtptm_reg)] = {0};
host = MLX5_GET64(mtctr_reg, out, first_clock_timestamp);
*sys_counterval = (struct system_counterval_t) {
.cycles = host,
- .cs_id = CSID_X86_ART,
+ .cs_id = IS_ENABLED(CONFIG_X86) ? CSID_X86_ART :
+ CSID_ARM_ARCH_COUNTER,
.use_nsecs = true,
};
*device = MLX5_GET64(mtctr_reg, out, second_clock_timestamp);
mlx5_clock_unlock(clock);
return err;
}
-#endif /* CONFIG_X86 */
+#endif /* CONFIG_X86 || CONFIG_ARM_ARCH_TIMER */
static u64 mlx5_read_time(struct mlx5_core_dev *dev,
struct ptp_system_timestamp *sts,
#if defined(CONFIG_X86)
if (!boot_cpu_has(X86_FEATURE_ART))
return;
-
+#endif /* CONFIG_X86 */
+#if defined(CONFIG_X86) || defined(CONFIG_ARM_ARCH_TIMER)
if (!MLX5_CAP_MCAM_REG3(mdev, mtptm) ||
!MLX5_CAP_MCAM_REG3(mdev, mtctr))
return;
if (expose_cycles)
clock->ptp_info.getcrosscycles = mlx5_ptp_getcrosscycles;
-#endif /* CONFIG_X86 */
+#endif /* CONFIG_X86 || CONFIG_ARM_ARCH_TIMER */
}
static void mlx5_init_timer_clock(struct mlx5_core_dev *mdev)