xmm30, Class=RegSIMD|Xmmword, RegVRex|RegRex, 6, Dw2Inval, 81
xmm31, Class=RegSIMD|Xmmword, RegVRex|RegRex, 7, Dw2Inval, 82
// AVX registers.
-ymm0, Class=RegSIMD|Ymmword, 0, 0, Dw2Inval, Dw2Inval
-ymm1, Class=RegSIMD|Ymmword, 0, 1, Dw2Inval, Dw2Inval
-ymm2, Class=RegSIMD|Ymmword, 0, 2, Dw2Inval, Dw2Inval
-ymm3, Class=RegSIMD|Ymmword, 0, 3, Dw2Inval, Dw2Inval
-ymm4, Class=RegSIMD|Ymmword, 0, 4, Dw2Inval, Dw2Inval
-ymm5, Class=RegSIMD|Ymmword, 0, 5, Dw2Inval, Dw2Inval
-ymm6, Class=RegSIMD|Ymmword, 0, 6, Dw2Inval, Dw2Inval
-ymm7, Class=RegSIMD|Ymmword, 0, 7, Dw2Inval, Dw2Inval
-ymm8, Class=RegSIMD|Ymmword, RegRex, 0, Dw2Inval, Dw2Inval
-ymm9, Class=RegSIMD|Ymmword, RegRex, 1, Dw2Inval, Dw2Inval
-ymm10, Class=RegSIMD|Ymmword, RegRex, 2, Dw2Inval, Dw2Inval
-ymm11, Class=RegSIMD|Ymmword, RegRex, 3, Dw2Inval, Dw2Inval
-ymm12, Class=RegSIMD|Ymmword, RegRex, 4, Dw2Inval, Dw2Inval
-ymm13, Class=RegSIMD|Ymmword, RegRex, 5, Dw2Inval, Dw2Inval
-ymm14, Class=RegSIMD|Ymmword, RegRex, 6, Dw2Inval, Dw2Inval
-ymm15, Class=RegSIMD|Ymmword, RegRex, 7, Dw2Inval, Dw2Inval
-ymm16, Class=RegSIMD|Ymmword, RegVRex, 0, Dw2Inval, Dw2Inval
-ymm17, Class=RegSIMD|Ymmword, RegVRex, 1, Dw2Inval, Dw2Inval
-ymm18, Class=RegSIMD|Ymmword, RegVRex, 2, Dw2Inval, Dw2Inval
-ymm19, Class=RegSIMD|Ymmword, RegVRex, 3, Dw2Inval, Dw2Inval
-ymm20, Class=RegSIMD|Ymmword, RegVRex, 4, Dw2Inval, Dw2Inval
-ymm21, Class=RegSIMD|Ymmword, RegVRex, 5, Dw2Inval, Dw2Inval
-ymm22, Class=RegSIMD|Ymmword, RegVRex, 6, Dw2Inval, Dw2Inval
-ymm23, Class=RegSIMD|Ymmword, RegVRex, 7, Dw2Inval, Dw2Inval
-ymm24, Class=RegSIMD|Ymmword, RegVRex|RegRex, 0, Dw2Inval, Dw2Inval
-ymm25, Class=RegSIMD|Ymmword, RegVRex|RegRex, 1, Dw2Inval, Dw2Inval
-ymm26, Class=RegSIMD|Ymmword, RegVRex|RegRex, 2, Dw2Inval, Dw2Inval
-ymm27, Class=RegSIMD|Ymmword, RegVRex|RegRex, 3, Dw2Inval, Dw2Inval
-ymm28, Class=RegSIMD|Ymmword, RegVRex|RegRex, 4, Dw2Inval, Dw2Inval
-ymm29, Class=RegSIMD|Ymmword, RegVRex|RegRex, 5, Dw2Inval, Dw2Inval
-ymm30, Class=RegSIMD|Ymmword, RegVRex|RegRex, 6, Dw2Inval, Dw2Inval
-ymm31, Class=RegSIMD|Ymmword, RegVRex|RegRex, 7, Dw2Inval, Dw2Inval
+ymm0, Class=RegSIMD|Ymmword, 0, 0, 21, 17
+ymm1, Class=RegSIMD|Ymmword, 0, 1, 22, 18
+ymm2, Class=RegSIMD|Ymmword, 0, 2, 23, 19
+ymm3, Class=RegSIMD|Ymmword, 0, 3, 24, 20
+ymm4, Class=RegSIMD|Ymmword, 0, 4, 25, 21
+ymm5, Class=RegSIMD|Ymmword, 0, 5, 26, 22
+ymm6, Class=RegSIMD|Ymmword, 0, 6, 27, 23
+ymm7, Class=RegSIMD|Ymmword, 0, 7, 28, 24
+ymm8, Class=RegSIMD|Ymmword, RegRex, 0, Dw2Inval, 25
+ymm9, Class=RegSIMD|Ymmword, RegRex, 1, Dw2Inval, 26
+ymm10, Class=RegSIMD|Ymmword, RegRex, 2, Dw2Inval, 27
+ymm11, Class=RegSIMD|Ymmword, RegRex, 3, Dw2Inval, 28
+ymm12, Class=RegSIMD|Ymmword, RegRex, 4, Dw2Inval, 29
+ymm13, Class=RegSIMD|Ymmword, RegRex, 5, Dw2Inval, 30
+ymm14, Class=RegSIMD|Ymmword, RegRex, 6, Dw2Inval, 31
+ymm15, Class=RegSIMD|Ymmword, RegRex, 7, Dw2Inval, 32
+// AVX512 / AVX10 registers.
+ymm16, Class=RegSIMD|Ymmword, RegVRex, 0, Dw2Inval, 67
+ymm17, Class=RegSIMD|Ymmword, RegVRex, 1, Dw2Inval, 68
+ymm18, Class=RegSIMD|Ymmword, RegVRex, 2, Dw2Inval, 69
+ymm19, Class=RegSIMD|Ymmword, RegVRex, 3, Dw2Inval, 70
+ymm20, Class=RegSIMD|Ymmword, RegVRex, 4, Dw2Inval, 71
+ymm21, Class=RegSIMD|Ymmword, RegVRex, 5, Dw2Inval, 72
+ymm22, Class=RegSIMD|Ymmword, RegVRex, 6, Dw2Inval, 73
+ymm23, Class=RegSIMD|Ymmword, RegVRex, 7, Dw2Inval, 74
+ymm24, Class=RegSIMD|Ymmword, RegVRex|RegRex, 0, Dw2Inval, 75
+ymm25, Class=RegSIMD|Ymmword, RegVRex|RegRex, 1, Dw2Inval, 76
+ymm26, Class=RegSIMD|Ymmword, RegVRex|RegRex, 2, Dw2Inval, 77
+ymm27, Class=RegSIMD|Ymmword, RegVRex|RegRex, 3, Dw2Inval, 78
+ymm28, Class=RegSIMD|Ymmword, RegVRex|RegRex, 4, Dw2Inval, 79
+ymm29, Class=RegSIMD|Ymmword, RegVRex|RegRex, 5, Dw2Inval, 80
+ymm30, Class=RegSIMD|Ymmword, RegVRex|RegRex, 6, Dw2Inval, 81
+ymm31, Class=RegSIMD|Ymmword, RegVRex|RegRex, 7, Dw2Inval, 82
// AVX512 registers.
-zmm0, Class=RegSIMD|Zmmword, 0, 0, Dw2Inval, Dw2Inval
-zmm1, Class=RegSIMD|Zmmword, 0, 1, Dw2Inval, Dw2Inval
-zmm2, Class=RegSIMD|Zmmword, 0, 2, Dw2Inval, Dw2Inval
-zmm3, Class=RegSIMD|Zmmword, 0, 3, Dw2Inval, Dw2Inval
-zmm4, Class=RegSIMD|Zmmword, 0, 4, Dw2Inval, Dw2Inval
-zmm5, Class=RegSIMD|Zmmword, 0, 5, Dw2Inval, Dw2Inval
-zmm6, Class=RegSIMD|Zmmword, 0, 6, Dw2Inval, Dw2Inval
-zmm7, Class=RegSIMD|Zmmword, 0, 7, Dw2Inval, Dw2Inval
-zmm8, Class=RegSIMD|Zmmword, RegRex, 0, Dw2Inval, Dw2Inval
-zmm9, Class=RegSIMD|Zmmword, RegRex, 1, Dw2Inval, Dw2Inval
-zmm10, Class=RegSIMD|Zmmword, RegRex, 2, Dw2Inval, Dw2Inval
-zmm11, Class=RegSIMD|Zmmword, RegRex, 3, Dw2Inval, Dw2Inval
-zmm12, Class=RegSIMD|Zmmword, RegRex, 4, Dw2Inval, Dw2Inval
-zmm13, Class=RegSIMD|Zmmword, RegRex, 5, Dw2Inval, Dw2Inval
-zmm14, Class=RegSIMD|Zmmword, RegRex, 6, Dw2Inval, Dw2Inval
-zmm15, Class=RegSIMD|Zmmword, RegRex, 7, Dw2Inval, Dw2Inval
-zmm16, Class=RegSIMD|Zmmword, RegVRex, 0, Dw2Inval, Dw2Inval
-zmm17, Class=RegSIMD|Zmmword, RegVRex, 1, Dw2Inval, Dw2Inval
-zmm18, Class=RegSIMD|Zmmword, RegVRex, 2, Dw2Inval, Dw2Inval
-zmm19, Class=RegSIMD|Zmmword, RegVRex, 3, Dw2Inval, Dw2Inval
-zmm20, Class=RegSIMD|Zmmword, RegVRex, 4, Dw2Inval, Dw2Inval
-zmm21, Class=RegSIMD|Zmmword, RegVRex, 5, Dw2Inval, Dw2Inval
-zmm22, Class=RegSIMD|Zmmword, RegVRex, 6, Dw2Inval, Dw2Inval
-zmm23, Class=RegSIMD|Zmmword, RegVRex, 7, Dw2Inval, Dw2Inval
-zmm24, Class=RegSIMD|Zmmword, RegVRex|RegRex, 0, Dw2Inval, Dw2Inval
-zmm25, Class=RegSIMD|Zmmword, RegVRex|RegRex, 1, Dw2Inval, Dw2Inval
-zmm26, Class=RegSIMD|Zmmword, RegVRex|RegRex, 2, Dw2Inval, Dw2Inval
-zmm27, Class=RegSIMD|Zmmword, RegVRex|RegRex, 3, Dw2Inval, Dw2Inval
-zmm28, Class=RegSIMD|Zmmword, RegVRex|RegRex, 4, Dw2Inval, Dw2Inval
-zmm29, Class=RegSIMD|Zmmword, RegVRex|RegRex, 5, Dw2Inval, Dw2Inval
-zmm30, Class=RegSIMD|Zmmword, RegVRex|RegRex, 6, Dw2Inval, Dw2Inval
-zmm31, Class=RegSIMD|Zmmword, RegVRex|RegRex, 7, Dw2Inval, Dw2Inval
+zmm0, Class=RegSIMD|Zmmword, 0, 0, 21, 17
+zmm1, Class=RegSIMD|Zmmword, 0, 1, 22, 18
+zmm2, Class=RegSIMD|Zmmword, 0, 2, 23, 19
+zmm3, Class=RegSIMD|Zmmword, 0, 3, 24, 20
+zmm4, Class=RegSIMD|Zmmword, 0, 4, 25, 21
+zmm5, Class=RegSIMD|Zmmword, 0, 5, 26, 22
+zmm6, Class=RegSIMD|Zmmword, 0, 6, 27, 23
+zmm7, Class=RegSIMD|Zmmword, 0, 7, 28, 24
+zmm8, Class=RegSIMD|Zmmword, RegRex, 0, Dw2Inval, 25
+zmm9, Class=RegSIMD|Zmmword, RegRex, 1, Dw2Inval, 26
+zmm10, Class=RegSIMD|Zmmword, RegRex, 2, Dw2Inval, 27
+zmm11, Class=RegSIMD|Zmmword, RegRex, 3, Dw2Inval, 28
+zmm12, Class=RegSIMD|Zmmword, RegRex, 4, Dw2Inval, 29
+zmm13, Class=RegSIMD|Zmmword, RegRex, 5, Dw2Inval, 30
+zmm14, Class=RegSIMD|Zmmword, RegRex, 6, Dw2Inval, 31
+zmm15, Class=RegSIMD|Zmmword, RegRex, 7, Dw2Inval, 32
+zmm16, Class=RegSIMD|Zmmword, RegVRex, 0, Dw2Inval, 67
+zmm17, Class=RegSIMD|Zmmword, RegVRex, 1, Dw2Inval, 68
+zmm18, Class=RegSIMD|Zmmword, RegVRex, 2, Dw2Inval, 69
+zmm19, Class=RegSIMD|Zmmword, RegVRex, 3, Dw2Inval, 70
+zmm20, Class=RegSIMD|Zmmword, RegVRex, 4, Dw2Inval, 71
+zmm21, Class=RegSIMD|Zmmword, RegVRex, 5, Dw2Inval, 72
+zmm22, Class=RegSIMD|Zmmword, RegVRex, 6, Dw2Inval, 73
+zmm23, Class=RegSIMD|Zmmword, RegVRex, 7, Dw2Inval, 74
+zmm24, Class=RegSIMD|Zmmword, RegVRex|RegRex, 0, Dw2Inval, 75
+zmm25, Class=RegSIMD|Zmmword, RegVRex|RegRex, 1, Dw2Inval, 76
+zmm26, Class=RegSIMD|Zmmword, RegVRex|RegRex, 2, Dw2Inval, 77
+zmm27, Class=RegSIMD|Zmmword, RegVRex|RegRex, 3, Dw2Inval, 78
+zmm28, Class=RegSIMD|Zmmword, RegVRex|RegRex, 4, Dw2Inval, 79
+zmm29, Class=RegSIMD|Zmmword, RegVRex|RegRex, 5, Dw2Inval, 80
+zmm30, Class=RegSIMD|Zmmword, RegVRex|RegRex, 6, Dw2Inval, 81
+zmm31, Class=RegSIMD|Zmmword, RegVRex|RegRex, 7, Dw2Inval, 82
// TMM registers for AMX
tmm0, Class=RegSIMD|Tmmword, 0, 0, Dw2Inval, Dw2Inval
tmm1, Class=RegSIMD|Tmmword, 0, 1, Dw2Inval, Dw2Inval
{ "ymm0",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 0, { Dw2Inval, Dw2Inval } },
+ 0, 0, { 21, 17 } },
{ "ymm1",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 1, { Dw2Inval, Dw2Inval } },
+ 0, 1, { 22, 18 } },
{ "ymm2",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 2, { Dw2Inval, Dw2Inval } },
+ 0, 2, { 23, 19 } },
{ "ymm3",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 3, { Dw2Inval, Dw2Inval } },
+ 0, 3, { 24, 20 } },
{ "ymm4",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 4, { Dw2Inval, Dw2Inval } },
+ 0, 4, { 25, 21 } },
{ "ymm5",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 5, { Dw2Inval, Dw2Inval } },
+ 0, 5, { 26, 22 } },
{ "ymm6",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 6, { Dw2Inval, Dw2Inval } },
+ 0, 6, { 27, 23 } },
{ "ymm7",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- 0, 7, { Dw2Inval, Dw2Inval } },
+ 0, 7, { 28, 24 } },
{ "ymm8",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 0, { Dw2Inval, Dw2Inval } },
+ RegRex, 0, { Dw2Inval, 25 } },
{ "ymm9",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 1, { Dw2Inval, Dw2Inval } },
+ RegRex, 1, { Dw2Inval, 26 } },
{ "ymm10",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 2, { Dw2Inval, Dw2Inval } },
+ RegRex, 2, { Dw2Inval, 27 } },
{ "ymm11",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 3, { Dw2Inval, Dw2Inval } },
+ RegRex, 3, { Dw2Inval, 28 } },
{ "ymm12",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 4, { Dw2Inval, Dw2Inval } },
+ RegRex, 4, { Dw2Inval, 29 } },
{ "ymm13",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 5, { Dw2Inval, Dw2Inval } },
+ RegRex, 5, { Dw2Inval, 30 } },
{ "ymm14",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 6, { Dw2Inval, Dw2Inval } },
+ RegRex, 6, { Dw2Inval, 31 } },
{ "ymm15",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegRex, 7, { Dw2Inval, Dw2Inval } },
+ RegRex, 7, { Dw2Inval, 32 } },
{ "ymm16",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 0, { Dw2Inval, Dw2Inval } },
+ RegVRex, 0, { Dw2Inval, 67 } },
{ "ymm17",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 1, { Dw2Inval, Dw2Inval } },
+ RegVRex, 1, { Dw2Inval, 68 } },
{ "ymm18",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 2, { Dw2Inval, Dw2Inval } },
+ RegVRex, 2, { Dw2Inval, 69 } },
{ "ymm19",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 3, { Dw2Inval, Dw2Inval } },
+ RegVRex, 3, { Dw2Inval, 70 } },
{ "ymm20",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 4, { Dw2Inval, Dw2Inval } },
+ RegVRex, 4, { Dw2Inval, 71 } },
{ "ymm21",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 5, { Dw2Inval, Dw2Inval } },
+ RegVRex, 5, { Dw2Inval, 72 } },
{ "ymm22",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 6, { Dw2Inval, Dw2Inval } },
+ RegVRex, 6, { Dw2Inval, 73 } },
{ "ymm23",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex, 7, { Dw2Inval, Dw2Inval } },
+ RegVRex, 7, { Dw2Inval, 74 } },
{ "ymm24",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 0, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 0, { Dw2Inval, 75 } },
{ "ymm25",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 1, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 1, { Dw2Inval, 76 } },
{ "ymm26",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 2, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 2, { Dw2Inval, 77 } },
{ "ymm27",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 3, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 3, { Dw2Inval, 78 } },
{ "ymm28",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 4, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 4, { Dw2Inval, 79 } },
{ "ymm29",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 5, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 5, { Dw2Inval, 80 } },
{ "ymm30",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 6, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 6, { Dw2Inval, 81 } },
{ "ymm31",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 1, 0, 0, 0, 0 } },
- RegVRex|RegRex, 7, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 7, { Dw2Inval, 82 } },
{ "zmm0",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 0, { Dw2Inval, Dw2Inval } },
+ 0, 0, { 21, 17 } },
{ "zmm1",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 1, { Dw2Inval, Dw2Inval } },
+ 0, 1, { 22, 18 } },
{ "zmm2",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 2, { Dw2Inval, Dw2Inval } },
+ 0, 2, { 23, 19 } },
{ "zmm3",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 3, { Dw2Inval, Dw2Inval } },
+ 0, 3, { 24, 20 } },
{ "zmm4",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 4, { Dw2Inval, Dw2Inval } },
+ 0, 4, { 25, 21 } },
{ "zmm5",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 5, { Dw2Inval, Dw2Inval } },
+ 0, 5, { 26, 22 } },
{ "zmm6",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 6, { Dw2Inval, Dw2Inval } },
+ 0, 6, { 27, 23 } },
{ "zmm7",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- 0, 7, { Dw2Inval, Dw2Inval } },
+ 0, 7, { 28, 24 } },
{ "zmm8",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 0, { Dw2Inval, Dw2Inval } },
+ RegRex, 0, { Dw2Inval, 25 } },
{ "zmm9",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 1, { Dw2Inval, Dw2Inval } },
+ RegRex, 1, { Dw2Inval, 26 } },
{ "zmm10",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 2, { Dw2Inval, Dw2Inval } },
+ RegRex, 2, { Dw2Inval, 27 } },
{ "zmm11",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 3, { Dw2Inval, Dw2Inval } },
+ RegRex, 3, { Dw2Inval, 28 } },
{ "zmm12",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 4, { Dw2Inval, Dw2Inval } },
+ RegRex, 4, { Dw2Inval, 29 } },
{ "zmm13",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 5, { Dw2Inval, Dw2Inval } },
+ RegRex, 5, { Dw2Inval, 30 } },
{ "zmm14",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 6, { Dw2Inval, Dw2Inval } },
+ RegRex, 6, { Dw2Inval, 31 } },
{ "zmm15",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegRex, 7, { Dw2Inval, Dw2Inval } },
+ RegRex, 7, { Dw2Inval, 32 } },
{ "zmm16",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 0, { Dw2Inval, Dw2Inval } },
+ RegVRex, 0, { Dw2Inval, 67 } },
{ "zmm17",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 1, { Dw2Inval, Dw2Inval } },
+ RegVRex, 1, { Dw2Inval, 68 } },
{ "zmm18",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 2, { Dw2Inval, Dw2Inval } },
+ RegVRex, 2, { Dw2Inval, 69 } },
{ "zmm19",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 3, { Dw2Inval, Dw2Inval } },
+ RegVRex, 3, { Dw2Inval, 70 } },
{ "zmm20",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 4, { Dw2Inval, Dw2Inval } },
+ RegVRex, 4, { Dw2Inval, 71 } },
{ "zmm21",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 5, { Dw2Inval, Dw2Inval } },
+ RegVRex, 5, { Dw2Inval, 72 } },
{ "zmm22",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 6, { Dw2Inval, Dw2Inval } },
+ RegVRex, 6, { Dw2Inval, 73 } },
{ "zmm23",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex, 7, { Dw2Inval, Dw2Inval } },
+ RegVRex, 7, { Dw2Inval, 74 } },
{ "zmm24",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 0, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 0, { Dw2Inval, 75 } },
{ "zmm25",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 1, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 1, { Dw2Inval, 76 } },
{ "zmm26",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 2, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 2, { Dw2Inval, 77 } },
{ "zmm27",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 3, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 3, { Dw2Inval, 78 } },
{ "zmm28",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 4, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 4, { Dw2Inval, 79 } },
{ "zmm29",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 5, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 5, { Dw2Inval, 80 } },
{ "zmm30",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 6, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 6, { Dw2Inval, 81 } },
{ "zmm31",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 1, 0, 0, 0 } },
- RegVRex|RegRex, 7, { Dw2Inval, Dw2Inval } },
+ RegVRex|RegRex, 7, { Dw2Inval, 82 } },
{ "tmm0",
{ { 7, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
0, 0, 0, 1, 0, 0 } },