]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
[PATCH 3/17][Testsuite] Add ARM support for ARMv8.2-A with FP16 arithmetic instructions.
authormwahab <mwahab@138bc75d-0d04-0410-961f-82ee72b054a4>
Fri, 23 Sep 2016 09:00:34 +0000 (09:00 +0000)
committermwahab <mwahab@138bc75d-0d04-0410-961f-82ee72b054a4>
Fri, 23 Sep 2016 09:00:34 +0000 (09:00 +0000)
gcc/
2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>

* doc/sourcebuild.texi (ARM-specific attributes): Add anchor for
arm_v8_1a_neon_ok.  Add entries for arm_v8_2a_fp16_scalar_ok,
arm_v8_2a_fp16_scalar_hw, arm_v8_2a_fp16_neon_ok and
arm_v8_2a_fp16_neon_hw.
(Add options): Add entries for arm_v8_1a_neon, arm_v8_2a_scalar,
arm_v8_2a_neon.

testsuite/
2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>

* lib/target-supports.exp (add_options_for_arm_v8_2a_fp16_scalar):
New.
(add_options_for_arm_v8_2a_fp16_neon): New.
(check_effective_target_arm_arch_v8_2a_ok): Auto-generate.
(add_options_for_arm_arch_v8_2a): Auto-generate.
(check_effective_target_arm_arch_v8_2a_multilib): Auto-generate.
(check_effective_target_arm_v8_2a_fp16_scalar_ok_nocache): New.
(check_effective_target_arm_v8_2a_fp16_scalar_ok): New.
(check_effective_target_arm_v8_2a_fp16_neon_ok_nocache): New.
(check_effective_target_arm_v8_2a_fp16_neon_ok): New.
(check_effective_target_arm_v8_2a_fp16_scalar_hw): New.
(check_effective_target_arm_v8_2a_fp16_neon_hw): New.

git-svn-id: svn+ssh://gcc.gnu.org/svn/gcc/trunk@240401 138bc75d-0d04-0410-961f-82ee72b054a4

gcc/ChangeLog
gcc/doc/sourcebuild.texi
gcc/testsuite/ChangeLog
gcc/testsuite/lib/target-supports.exp

index ff9a1e210f60151de375288e672bed4d909e3ca6..3e440959e48217d00447d045013da1c9af2cc674 100644 (file)
@@ -1,3 +1,12 @@
+2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>
+
+       * doc/sourcebuild.texi (ARM-specific attributes): Add anchor for
+       arm_v8_1a_neon_ok.  Add entries for arm_v8_2a_fp16_scalar_ok,
+       arm_v8_2a_fp16_scalar_hw, arm_v8_2a_fp16_neon_ok and
+       arm_v8_2a_fp16_neon_hw.
+       (Add options): Add entries for arm_v8_1a_neon, arm_v8_2a_scalar,
+       arm_v8_2a_neon.
+
 2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>
 
        * doc/sourcebuild.texi (ARM-specific attributes): Add entries for
index fac03499bb5baa0fb243f347989f3ba083b7ab69..07c75e2847ae37ec22ce1f6483c3d201ac001725 100644 (file)
@@ -1629,6 +1629,7 @@ ARM target supports @code{-mfpu=neon-fp-armv8 -mfloat-abi=softfp}.
 Some multilibs may be incompatible with these options.
 
 @item arm_v8_1a_neon_ok
+@anchor{arm_v8_1a_neon_ok}
 ARM target supports options to generate ARMv8.1 Adv.SIMD instructions.
 Some multilibs may be incompatible with these options.
 
@@ -1640,6 +1641,28 @@ arm_v8_1a_neon_ok.
 @item arm_acq_rel
 ARM target supports acquire-release instructions.
 
+@item arm_v8_2a_fp16_scalar_ok
+@anchor{arm_v8_2a_fp16_scalar_ok}
+ARM target supports options to generate instructions for ARMv8.2 and
+scalar instructions from the FP16 extension.  Some multilibs may be
+incompatible with these options.
+
+@item arm_v8_2a_fp16_scalar_hw
+ARM target supports executing instructions for ARMv8.2 and scalar
+instructions from the FP16 extension.  Some multilibs may be
+incompatible with these options.  Implies arm_v8_2a_fp16_neon_ok.
+
+@item arm_v8_2a_fp16_neon_ok
+@anchor{arm_v8_2a_fp16_neon_ok}
+ARM target supports options to generate instructions from ARMv8.2 with
+the FP16 extension.  Some multilibs may be incompatible with these
+options.  Implies arm_v8_2a_fp16_scalar_ok.
+
+@item arm_v8_2a_fp16_neon_hw
+ARM target supports executing instructions from ARMv8.2 with the FP16
+extension.  Some multilibs may be incompatible with these options.
+Implies arm_v8_2a_fp16_neon_ok and arm_v8_2a_fp16_scalar_hw.
+
 @item arm_prefer_ldrd_strd
 ARM target prefers @code{LDRD} and @code{STRD} instructions over
 @code{LDM} and @code{STM} instructions.
@@ -2154,6 +2177,23 @@ the @ref{arm_neon_fp16_ok,,arm_neon_fp16_ok effective target keyword}.
 arm vfp3 floating point support; see
 the @ref{arm_vfp3_ok,,arm_vfp3_ok effective target keyword}.
 
+@item arm_v8_1a_neon
+Add options for ARMv8.1 with Adv.SIMD support, if this is supported
+by the target; see the @ref{arm_v8_1a_neon_ok,,arm_v8_1a_neon_ok}
+effective target keyword.
+
+@item arm_v8_2a_fp16_scalar
+Add options for ARMv8.2 with scalar FP16 support, if this is
+supported by the target; see the
+@ref{arm_v8_2a_fp16_scalar_ok,,arm_v8_2a_fp16_scalar_ok} effective
+target keyword.
+
+@item arm_v8_2a_fp16_neon
+Add options for ARMv8.2 with Adv.SIMD FP16 support, if this is
+supported by the target; see the
+@ref{arm_v8_2a_fp16_neon_ok,,arm_v8_2a_fp16_neon_ok} effective target
+keyword.
+
 @item bind_pic_locally
 Add the target-specific flags needed to enable functions to bind
 locally when using pic/PIC passes in the testsuite.
index b0aeb5e50653ba802a573867408dbec0ae00d5f2..c60fdf2b1dd0dc0376f49bed559f3ec3642cfa59 100644 (file)
@@ -1,3 +1,18 @@
+2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>
+
+       * lib/target-supports.exp (add_options_for_arm_v8_2a_fp16_scalar):
+       New.
+       (add_options_for_arm_v8_2a_fp16_neon): New.
+       (check_effective_target_arm_arch_v8_2a_ok): Auto-generate.
+       (add_options_for_arm_arch_v8_2a): Auto-generate.
+       (check_effective_target_arm_arch_v8_2a_multilib): Auto-generate.
+       (check_effective_target_arm_v8_2a_fp16_scalar_ok_nocache): New.
+       (check_effective_target_arm_v8_2a_fp16_scalar_ok): New.
+       (check_effective_target_arm_v8_2a_fp16_neon_ok_nocache): New.
+       (check_effective_target_arm_v8_2a_fp16_neon_ok): New.
+       (check_effective_target_arm_v8_2a_fp16_scalar_hw): New.
+       (check_effective_target_arm_v8_2a_fp16_neon_hw): New.
+
 2016-09-23  Matthew Wahab  <matthew.wahab@arm.com>
 
        * g++.dg/ext/arm-fp16/arm-fp16-ops-3.C: Use
index dfee6cf4e0be35a19f049c2f99554ea6abfb7d3d..3d11e28955941428cd20f692d51d98752506946d 100644 (file)
@@ -3215,6 +3215,28 @@ proc add_options_for_arm_v8_1a_neon { flags } {
     return "$flags $et_arm_v8_1a_neon_flags -march=armv8.1-a"
 }
 
+# Add the options needed for ARMv8.2 with the scalar FP16 extension.
+# Also adds the ARMv8 FP options for ARM.
+
+proc add_options_for_arm_v8_2a_fp16_scalar { flags } {
+    if { ! [check_effective_target_arm_v8_2a_fp16_scalar_ok] } {
+       return "$flags"
+    }
+    global et_arm_v8_2a_fp16_scalar_flags
+    return "$flags $et_arm_v8_2a_fp16_scalar_flags"
+}
+
+# Add the options needed for ARMv8.2 with the FP16 extension.  Also adds
+# the ARMv8 NEON options for ARM.
+
+proc add_options_for_arm_v8_2a_fp16_neon { flags } {
+    if { ! [check_effective_target_arm_v8_2a_fp16_neon_ok] } {
+       return "$flags"
+    }
+    global et_arm_v8_2a_fp16_neon_flags
+    return "$flags $et_arm_v8_2a_fp16_neon_flags"
+}
+
 proc add_options_for_arm_crc { flags } {
     if { ! [check_effective_target_arm_crc_ok] } {
         return "$flags"
@@ -3615,6 +3637,7 @@ foreach { armfunc armflag armdef } { v4 "-march=armv4 -marm" __ARM_ARCH_4__
                                     v7em "-march=armv7e-m -mthumb" __ARM_ARCH_7EM__
                                     v8a "-march=armv8-a" __ARM_ARCH_8A__
                                     v8_1a "-march=armv8.1a" __ARM_ARCH_8A__
+                                    v8_2a "-march=armv8.2a" __ARM_ARCH_8A__
                                     v8m_base "-march=armv8-m.base -mthumb" __ARM_ARCH_8M_BASE__
                                     v8m_main "-march=armv8-m.main -mthumb" __ARM_ARCH_8M_MAIN__ } {
     eval [string map [list FUNC $armfunc FLAG $armflag DEF $armdef ] {
@@ -3860,6 +3883,76 @@ proc check_effective_target_arm_v8_1a_neon_ok { } {
                check_effective_target_arm_v8_1a_neon_ok_nocache]
 }
 
+# Return 1 if the target supports ARMv8.2 scalar FP16 arithmetic
+# instructions, 0 otherwise.  The test is valid for ARM.  Record the
+# command line options needed.
+
+proc check_effective_target_arm_v8_2a_fp16_scalar_ok_nocache { } {
+    global et_arm_v8_2a_fp16_scalar_flags
+    set et_arm_v8_2a_fp16_scalar_flags ""
+
+    if { ![istarget arm*-*-*] } {
+       return 0;
+    }
+
+    # Iterate through sets of options to find the compiler flags that
+    # need to be added to the -march option.
+    foreach flags {"" "-mfpu=fp-armv8" "-mfloat-abi=softfp" \
+                      "-mfpu=fp-armv8 -mfloat-abi=softfp"} {
+       if { [check_no_compiler_messages_nocache \
+                 arm_v8_2a_fp16_scalar_ok object {
+           #if !defined (__ARM_FEATURE_FP16_SCALAR_ARITHMETIC)
+           #error "__ARM_FEATURE_FP16_SCALAR_ARITHMETIC not defined"
+           #endif
+       } "$flags -march=armv8.2-a+fp16"] } {
+           set et_arm_v8_2a_fp16_scalar_flags "$flags -march=armv8.2-a+fp16"
+           return 1
+       }
+    }
+
+    return 0;
+}
+
+proc check_effective_target_arm_v8_2a_fp16_scalar_ok { } {
+    return [check_cached_effective_target arm_v8_2a_fp16_scalar_ok \
+               check_effective_target_arm_v8_2a_fp16_scalar_ok_nocache]
+}
+
+# Return 1 if the target supports ARMv8.2 Adv.SIMD FP16 arithmetic
+# instructions, 0 otherwise.  The test is valid for ARM.  Record the
+# command line options needed.
+
+proc check_effective_target_arm_v8_2a_fp16_neon_ok_nocache { } {
+    global et_arm_v8_2a_fp16_neon_flags
+    set et_arm_v8_2a_fp16_neon_flags ""
+
+    if { ![istarget arm*-*-*] } {
+       return 0;
+    }
+
+    # Iterate through sets of options to find the compiler flags that
+    # need to be added to the -march option.
+    foreach flags {"" "-mfpu=neon-fp-armv8" "-mfloat-abi=softfp" \
+                      "-mfpu=neon-fp-armv8 -mfloat-abi=softfp"} {
+       if { [check_no_compiler_messages_nocache \
+                 arm_v8_2a_fp16_neon_ok object {
+           #if !defined (__ARM_FEATURE_FP16_VECTOR_ARITHMETIC)
+           #error "__ARM_FEATURE_FP16_VECTOR_ARITHMETIC not defined"
+           #endif
+       } "$flags -march=armv8.2-a+fp16"] } {
+           set et_arm_v8_2a_fp16_neon_flags "$flags -march=armv8.2-a+fp16"
+           return 1
+       }
+    }
+
+    return 0;
+}
+
+proc check_effective_target_arm_v8_2a_fp16_neon_ok { } {
+    return [check_cached_effective_target arm_v8_2a_fp16_neon_ok \
+               check_effective_target_arm_v8_2a_fp16_neon_ok_nocache]
+}
+
 # Return 1 if the target supports executing ARMv8 NEON instructions, 0
 # otherwise.
 
@@ -3922,6 +4015,56 @@ proc check_effective_target_arm_v8_1a_neon_hw { } {
     } [add_options_for_arm_v8_1a_neon ""]]
 }
 
+# Return 1 if the target supports executing instructions floating point
+# instructions from ARMv8.2 with the FP16 extension, 0 otherwise.  The
+# test is valid for ARM.
+
+proc check_effective_target_arm_v8_2a_fp16_scalar_hw { } {
+    if { ![check_effective_target_arm_v8_2a_fp16_scalar_ok] } {
+       return 0;
+    }
+    return [check_runtime arm_v8_2a_fp16_scalar_hw_available {
+       int
+       main (void)
+       {
+         __fp16 a = 1.0;
+         __fp16 result;
+
+         asm ("vabs.f16 %0, %1"
+              : "=w"(result)
+              : "w"(a)
+              : /* No clobbers.  */);
+
+         return (result == 1.0) ? 0 : 1;
+       }
+    } [add_options_for_arm_v8_2a_fp16_scalar ""]]
+}
+
+# Return 1 if the target supports executing instructions Adv.SIMD
+# instructions from ARMv8.2 with the FP16 extension, 0 otherwise.  The
+# test is valid for ARM.
+
+proc check_effective_target_arm_v8_2a_fp16_neon_hw { } {
+    if { ![check_effective_target_arm_v8_2a_fp16_neon_ok] } {
+       return 0;
+    }
+    return [check_runtime arm_v8_2a_fp16_neon_hw_available {
+       int
+       main (void)
+       {
+         __simd64_float16_t a = {1.0, -1.0, 1.0, -1.0};
+         __simd64_float16_t result;
+
+         asm ("vabs.f16 %P0, %P1"
+              : "=w"(result)
+              : "w"(a)
+              : /* No clobbers.  */);
+
+         return (result[0] == 1.0) ? 0 : 1;
+       }
+    } [add_options_for_arm_v8_2a_fp16_neon ""]]
+}
+
 # Return 1 if this is a ARM target with NEON enabled.
 
 proc check_effective_target_arm_neon { } {