]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
hwrng: exynos - Implement bus clock control
authorSam Protsenko <semen.protsenko@linaro.org>
Thu, 20 Jun 2024 23:13:37 +0000 (18:13 -0500)
committerHerbert Xu <herbert@gondor.apana.org.au>
Fri, 28 Jun 2024 01:35:48 +0000 (11:35 +1000)
Some SoCs like Exynos850 might require the SSS bus clock (PCLK) to be
enabled in order to access TRNG registers. Add and handle the optional
PCLK clock accordingly to make it possible.

Signed-off-by: Sam Protsenko <semen.protsenko@linaro.org>
Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Reviewed-by: Anand Moon <linux.amoon@gmail.com>
Signed-off-by: Herbert Xu <herbert@gondor.apana.org.au>
drivers/char/hw_random/exynos-trng.c

index 997bd22f4498e3e1a66a19075bc0d8b3b22ac496..6ef2ee6c98047de79d01e5a3e66fcbbd3f287f39 100644 (file)
@@ -47,7 +47,8 @@
 struct exynos_trng_dev {
        struct device   *dev;
        void __iomem    *mem;
-       struct clk      *clk;
+       struct clk      *clk;   /* operating clock */
+       struct clk      *pclk;  /* bus clock */
        struct hwrng    rng;
 };
 
@@ -141,6 +142,13 @@ static int exynos_trng_probe(struct platform_device *pdev)
                goto err_clock;
        }
 
+       trng->pclk = devm_clk_get_optional_enabled(&pdev->dev, "pclk");
+       if (IS_ERR(trng->pclk)) {
+               ret = dev_err_probe(&pdev->dev, PTR_ERR(trng->pclk),
+                                   "Could not get pclk\n");
+               goto err_clock;
+       }
+
        ret = devm_hwrng_register(&pdev->dev, &trng->rng);
        if (ret) {
                dev_err(&pdev->dev, "Could not register hwrng device.\n");