]> git.ipfire.org Git - thirdparty/linux.git/commitdiff
drm/i915/display: include intel_display_reg_defs.h from display regs files
authorJani Nikula <jani.nikula@intel.com>
Mon, 9 Jun 2025 11:53:36 +0000 (14:53 +0300)
committerJani Nikula <jani.nikula@intel.com>
Wed, 11 Jun 2025 11:03:06 +0000 (14:03 +0300)
Some display register files include i915_reg_defs.h, some don't include
anything. Prefer intel_display_reg_defs.h in display.

Reviewed-by: MichaƂ Grzelak <michal.grzelak@intel.com>
Link: https://lore.kernel.org/r/06c24e1f6a7a2f6b4801b0a079eec3cc924402a7.1749469962.git.jani.nikula@intel.com
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
drivers/gpu/drm/i915/display/intel_cmtg_regs.h
drivers/gpu/drm/i915/display/intel_combo_phy_regs.h
drivers/gpu/drm/i915/display/intel_cx0_phy_regs.h
drivers/gpu/drm/i915/display/intel_dkl_phy_regs.h
drivers/gpu/drm/i915/display/intel_dmc_regs.h
drivers/gpu/drm/i915/display/intel_gmbus_regs.h
drivers/gpu/drm/i915/display/intel_hti_regs.h
drivers/gpu/drm/i915/display/intel_sbi_regs.h

index 668e41d65e862f1255795578281b9d6d14bb3542..945a355782841efd90018470c86f94eeba4043ef 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __INTEL_CMTG_REGS_H__
 #define __INTEL_CMTG_REGS_H__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 #define CMTG_CLK_SEL                   _MMIO(0x46160)
 #define CMTG_CLK_SEL_A_MASK            REG_GENMASK(31, 29)
index ee41acdccf4e21c24ff8d89d20196f36e5776789..3694f95376c2efdb79ad5e78a39fddf913bc5197 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __INTEL_COMBO_PHY_REGS__
 #define __INTEL_COMBO_PHY_REGS__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 #define _ICL_COMBOPHY_A                                0x162000
 #define _ICL_COMBOPHY_B                                0x6C000
index 580a43be195e6e7a1b77ad45ca3d422eccf008fb..77eae1d845f7916f30fbfe6f3f4d00691e3e1690 100644 (file)
@@ -6,8 +6,8 @@
 #ifndef __INTEL_CX0_PHY_REGS_H__
 #define __INTEL_CX0_PHY_REGS_H__
 
-#include "i915_reg_defs.h"
 #include "intel_display_limits.h"
+#include "intel_display_reg_defs.h"
 
 /* DDI Buffer Control */
 #define _DDI_CLK_VALFREQ_A             0x64030
index 56085b32956d877e40529147ac6089ba0b39eee1..3d8fa667cc7362383bac2f326204bca257aace94 100644 (file)
@@ -8,6 +8,8 @@
 
 #include <linux/types.h>
 
+#include "intel_display_reg_defs.h"
+
 struct intel_dkl_phy_reg {
        u32 reg:24;
        u32 bank_idx:4;
index d8e7156774544087ca8c80bdaa602cb9e41bc20c..6f406315dd65924b8d37971d69885ada5094191e 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __INTEL_DMC_REGS_H__
 #define __INTEL_DMC_REGS_H__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 enum dmc_event_id {
        DMC_EVENT_TRUE = 0x0,
index 59bad1dda6d6a16946e4025dd7dbd6ef09ca44b1..ab750562566b4c6eb2876c07b40e1fcd84df6f5c 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __INTEL_GMBUS_REGS_H__
 #define __INTEL_GMBUS_REGS_H__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 #define __GMBUS_MMIO_BASE(__display) ((__display)->gmbus.mmio_base)
 
index e206f2837fc81df4d08ef83c87e699935d1dc78e..39c046bd351c6daaefe75f626eafa50a58de0e5c 100644 (file)
@@ -6,7 +6,7 @@
 #ifndef __INTEL_HTI_REGS_H__
 #define __INTEL_HTI_REGS_H__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 #define HDPORT_STATE                   _MMIO(0x45050)
 #define   HDPORT_DPLL_USED_MASK                REG_GENMASK(15, 12)
index 6fd37574b805576f3e6f53991b8b2b9735209b17..ec76652de02db802bc1e79d2b86ebaccb2d0fdd8 100644 (file)
@@ -4,7 +4,7 @@
 #ifndef __INTEL_SBI_REGS_H__
 #define __INTEL_SBI_REGS_H__
 
-#include "i915_reg_defs.h"
+#include "intel_display_reg_defs.h"
 
 /*
  * Sideband Interface (SBI) is programmed indirectly, via SBI_ADDR, which