From: Kuan-Lin Chen Date: Fri, 19 Jan 2024 01:53:27 +0000 (+0800) Subject: RISC-V: Raname UNSPEC_CLMUL in vector-crypto.md. X-Git-Tag: basepoints/gcc-15~1875 X-Git-Url: http://git.ipfire.org/?a=commitdiff_plain;h=173852ab68a461bbee07f6420a927c16d9019081;p=thirdparty%2Fgcc.git RISC-V: Raname UNSPEC_CLMUL in vector-crypto.md. UNSPEC_CLMUL is defined to define_c_enum in riscv.md, so it shouldn't be redefined to define_int_iterator again. gcc/ChangeLog: * config/riscv/vector-crypto.md (UNSPEC_CLMUL): Rename to UNSPEC_CLMUL_VC. --- diff --git a/gcc/config/riscv/vector-crypto.md b/gcc/config/riscv/vector-crypto.md index 9625014e45e1..519c6a10d94f 100755 --- a/gcc/config/riscv/vector-crypto.md +++ b/gcc/config/riscv/vector-crypto.md @@ -81,7 +81,7 @@ (define_int_iterator UNSPEC_VRBB8 [UNSPEC_VBREV UNSPEC_VBREV8 UNSPEC_VREV8]) -(define_int_iterator UNSPEC_CLMUL [UNSPEC_VCLMUL UNSPEC_VCLMULH]) +(define_int_iterator UNSPEC_CLMUL_VC [UNSPEC_VCLMUL UNSPEC_VCLMULH]) (define_int_iterator UNSPEC_CRYPTO_VV [UNSPEC_VGMUL UNSPEC_VAESEFVV UNSPEC_VAESEMVV UNSPEC_VAESDFVV UNSPEC_VAESDMVV UNSPEC_VAESEFVS @@ -377,7 +377,7 @@ (reg:SI VTYPE_REGNUM)] UNSPEC_VPREDICATE) (unspec:VI_D [(match_operand:VI_D 3 "register_operand" "vr, vr,vr, vr") - (match_operand:VI_D 4 "register_operand" "vr, vr,vr, vr")]UNSPEC_CLMUL) + (match_operand:VI_D 4 "register_operand" "vr, vr,vr, vr")] UNSPEC_CLMUL_VC) (match_operand:VI_D 2 "vector_merge_operand" "vu, vu, 0, 0")))] "TARGET_ZVBC" "vclmul.vv\t%0,%3,%4%p1" @@ -399,7 +399,7 @@ (unspec:VI_D [(vec_duplicate:VI_D (match_operand: 4 "register_operand")) - (match_operand:VI_D 3 "register_operand")]UNSPEC_CLMUL) + (match_operand:VI_D 3 "register_operand")] UNSPEC_CLMUL_VC) (match_operand:VI_D 2 "vector_merge_operand")))] "TARGET_ZVBC" { @@ -432,7 +432,7 @@ (unspec:VI_D [(vec_duplicate:VI_D (match_operand: 4 "reg_or_0_operand" "rJ, rJ,rJ, rJ")) - (match_operand:VI_D 3 "register_operand" "vr, vr,vr, vr")]UNSPEC_CLMUL) + (match_operand:VI_D 3 "register_operand" "vr, vr,vr, vr")] UNSPEC_CLMUL_VC) (match_operand:VI_D 2 "vector_merge_operand" "vu, vu, 0, 0")))] "TARGET_ZVBC" "vclmul.vx\t%0,%3,%4%p1" @@ -454,7 +454,7 @@ [(vec_duplicate:VI_D (sign_extend: (match_operand: 4 "reg_or_0_operand" " rJ, rJ,rJ, rJ"))) - (match_operand:VI_D 3 "register_operand" "vr, vr,vr, vr")]UNSPEC_CLMUL) + (match_operand:VI_D 3 "register_operand" "vr, vr,vr, vr")] UNSPEC_CLMUL_VC) (match_operand:VI_D 2 "vector_merge_operand" "vu, vu, 0, 0")))] "TARGET_ZVBC" "vclmul.vx\t%0,%3,%4%p1"