From: Pierrick Bouvier Date: Mon, 22 Sep 2025 09:36:53 +0000 (+0100) Subject: target/riscv/common-semi-target: remove sizeof(target_ulong) X-Git-Url: http://git.ipfire.org/?a=commitdiff_plain;h=2131f0dcdf97935b1c412e61da51f2de323bfa9c;p=thirdparty%2Fqemu.git target/riscv/common-semi-target: remove sizeof(target_ulong) Only riscv64 extends SYS_EXIT, similar to aarch64. Reviewed-by: Richard Henderson Signed-off-by: Pierrick Bouvier Message-ID: <20250822150058.18692-6-pierrick.bouvier@linaro.org> Signed-off-by: Alex Bennée Message-ID: <20250922093711.2768983-9-alex.bennee@linaro.org> --- diff --git a/target/riscv/common-semi-target.h b/target/riscv/common-semi-target.h index ba40e794dcc..7e6ea8da02c 100644 --- a/target/riscv/common-semi-target.h +++ b/target/riscv/common-semi-target.h @@ -25,14 +25,14 @@ static inline void common_semi_set_ret(CPUState *cs, target_ulong ret) env->gpr[xA0] = ret; } -static inline bool common_semi_sys_exit_is_extended(CPUState *cs) +static inline bool is_64bit_semihosting(CPUArchState *env) { - return sizeof(target_ulong) == 8; + return riscv_cpu_mxl(env) != MXL_RV32; } -static inline bool is_64bit_semihosting(CPUArchState *env) +static inline bool common_semi_sys_exit_is_extended(CPUState *cs) { - return riscv_cpu_mxl(env) != MXL_RV32; + return is_64bit_semihosting(cpu_env(cs)); } static inline target_ulong common_semi_stack_bottom(CPUState *cs)