From: Evgenii Prokopiev Date: Wed, 2 Oct 2024 08:44:36 +0000 (+0300) Subject: target/riscv/csr.c: Fix an access to VXSAT X-Git-Tag: v9.0.4~32 X-Git-Url: http://git.ipfire.org/?a=commitdiff_plain;h=ddf98aa53c9f4971c1d80dddcf5a2d97718e92c1;p=thirdparty%2Fqemu.git target/riscv/csr.c: Fix an access to VXSAT The register VXSAT should be RW only to the first bit. The remaining bits should be 0. The RISC-V Instruction Set Manual Volume I: Unprivileged Architecture The vxsat CSR has a single read-write least-significant bit (vxsat[0]) that indicates if a fixed-point instruction has had to saturate an output value to fit into a destination format. Bits vxsat[XLEN-1:1] should be written as zeros. Signed-off-by: Evgenii Prokopiev Reviewed-by: Daniel Henrique Barboza Reviewed-by: Alistair Francis Message-ID: <20241002084436.89347-1-evgenii.prokopiev@syntacore.com> Signed-off-by: Alistair Francis (cherry picked from commit 5a60026cad4e9dba929cab4f63229e4b9110cf0a) Signed-off-by: Michael Tokarev --- diff --git a/target/riscv/csr.c b/target/riscv/csr.c index 829d8346ed4..c31b3121f1a 100644 --- a/target/riscv/csr.c +++ b/target/riscv/csr.c @@ -708,7 +708,7 @@ static RISCVException write_vxrm(CPURISCVState *env, int csrno, static RISCVException read_vxsat(CPURISCVState *env, int csrno, target_ulong *val) { - *val = env->vxsat; + *val = env->vxsat & BIT(0); return RISCV_EXCP_NONE; } @@ -718,7 +718,7 @@ static RISCVException write_vxsat(CPURISCVState *env, int csrno, #if !defined(CONFIG_USER_ONLY) env->mstatus |= MSTATUS_VS; #endif - env->vxsat = val; + env->vxsat = val & BIT(0); return RISCV_EXCP_NONE; }