]> git.ipfire.org Git - people/arne_f/kernel.git/blame - arch/x86/include/asm/mce.h
x86/MCE: Export memory_error()
[people/arne_f/kernel.git] / arch / x86 / include / asm / mce.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
e2f43029 3
af170c50 4#include <uapi/asm/mce.h>
e2f43029 5
f51bde6f
BP
6/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
4b3db708 19#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
bc12edb8 20#define MCG_LMCE_P (1ULL<<27) /* Local machine check supported */
f51bde6f
BP
21
22/* MCG_STATUS register defines */
23#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
24#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
25#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
bc12edb8
AR
26#define MCG_STATUS_LMCES (1ULL<<3) /* LMCE signaled */
27
28/* MCG_EXT_CTL register defines */
29#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Enable LMCE */
f51bde6f
BP
30
31/* MCi_STATUS register defines */
32#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
33#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
34#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
35#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
36#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
37#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
38#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
39#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
40#define MCI_STATUS_AR (1ULL<<55) /* Action required */
0ca06c08 41
e3480271 42/* AMD-specific bits */
db819d60
YG
43#define MCI_STATUS_TCC (1ULL<<55) /* Task context corrupt */
44#define MCI_STATUS_SYNDV (1ULL<<53) /* synd reg. valid */
2cd3b5f9 45#define MCI_STATUS_DEFERRED (1ULL<<44) /* uncorrected error, deferred exception */
e3480271 46#define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
be0aec23
AG
47
48/*
49 * McaX field if set indicates a given bank supports MCA extensions:
50 * - Deferred error interrupt type is specifiable by bank.
51 * - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
52 * But should not be used to determine MSR numbers.
53 * - TCC bit is present in MCx_STATUS.
54 */
55#define MCI_CONFIG_MCAX 0x1
56#define MCI_IPID_MCATYPE 0xFFFF0000
57#define MCI_IPID_HWID 0xFFF
e3480271 58
0ca06c08
TL
59/*
60 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
61 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
62 * errors to indicate that errors are being filtered by hardware.
63 * We should mask out bit 12 when looking for specific signatures
64 * of uncorrected errors - so the F bit is deliberately skipped
65 * in this #define.
66 */
67#define MCACOD 0xefff /* MCA Error Code */
f51bde6f
BP
68
69/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
70#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
0ca06c08 71#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
f51bde6f
BP
72#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
73#define MCACOD_DATA 0x0134 /* Data Load */
74#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
75
76/* MCi_MISC register defines */
77#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
78#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
79#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
80#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
81#define MCI_MISC_ADDR_PHYS 2 /* physical address */
82#define MCI_MISC_ADDR_MEM 3 /* memory address */
83#define MCI_MISC_ADDR_GENERIC 7 /* generic */
84
85/* CTL2 register defines */
86#define MCI_CTL2_CMCI_EN (1ULL << 30)
87#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
88
89#define MCJ_CTX_MASK 3
90#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
91#define MCJ_CTX_RANDOM 0 /* inject context: random */
92#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
93#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
94#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
95#define MCJ_EXCEPTION 0x8 /* raise as exception */
a9093684 96#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
f51bde6f
BP
97
98#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
99
f51bde6f
BP
100#define MCE_LOG_LEN 32
101#define MCE_LOG_SIGNATURE "MACHINECHECK"
102
adc53f2e 103/* AMD Scalable MCA */
a9750a31
YG
104#define MSR_AMD64_SMCA_MC0_CTL 0xc0002000
105#define MSR_AMD64_SMCA_MC0_STATUS 0xc0002001
106#define MSR_AMD64_SMCA_MC0_ADDR 0xc0002002
8dd1e17a 107#define MSR_AMD64_SMCA_MC0_MISC0 0xc0002003
adc53f2e 108#define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
be0aec23 109#define MSR_AMD64_SMCA_MC0_IPID 0xc0002005
db819d60 110#define MSR_AMD64_SMCA_MC0_SYND 0xc0002006
34102009
YG
111#define MSR_AMD64_SMCA_MC0_DESTAT 0xc0002008
112#define MSR_AMD64_SMCA_MC0_DEADDR 0xc0002009
8dd1e17a 113#define MSR_AMD64_SMCA_MC0_MISC1 0xc000200a
a9750a31
YG
114#define MSR_AMD64_SMCA_MCx_CTL(x) (MSR_AMD64_SMCA_MC0_CTL + 0x10*(x))
115#define MSR_AMD64_SMCA_MCx_STATUS(x) (MSR_AMD64_SMCA_MC0_STATUS + 0x10*(x))
116#define MSR_AMD64_SMCA_MCx_ADDR(x) (MSR_AMD64_SMCA_MC0_ADDR + 0x10*(x))
8dd1e17a 117#define MSR_AMD64_SMCA_MCx_MISC(x) (MSR_AMD64_SMCA_MC0_MISC0 + 0x10*(x))
adc53f2e 118#define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
be0aec23 119#define MSR_AMD64_SMCA_MCx_IPID(x) (MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
db819d60 120#define MSR_AMD64_SMCA_MCx_SYND(x) (MSR_AMD64_SMCA_MC0_SYND + 0x10*(x))
34102009
YG
121#define MSR_AMD64_SMCA_MCx_DESTAT(x) (MSR_AMD64_SMCA_MC0_DESTAT + 0x10*(x))
122#define MSR_AMD64_SMCA_MCx_DEADDR(x) (MSR_AMD64_SMCA_MC0_DEADDR + 0x10*(x))
8dd1e17a 123#define MSR_AMD64_SMCA_MCx_MISCy(x, y) ((MSR_AMD64_SMCA_MC0_MISC1 + y) + (0x10*(x)))
adc53f2e 124
f51bde6f
BP
125/*
126 * This structure contains all data related to the MCE log. Also
127 * carries a signature to make it easier to find from external
128 * debugging tools. Each entry is only valid when its finished flag
129 * is set.
130 */
e64edfcc 131struct mce_log_buffer {
f51bde6f
BP
132 char signature[12]; /* "MACHINECHECK" */
133 unsigned len; /* = MCE_LOG_LEN */
134 unsigned next;
135 unsigned flags;
136 unsigned recordlen; /* length of struct mce */
137 struct mce entry[MCE_LOG_LEN];
138};
d203f0b8
BP
139
140struct mca_config {
141 bool dont_log_ce;
7af19e4a 142 bool cmci_disabled;
88d53867 143 bool lmce_disabled;
7af19e4a 144 bool ignore_ce;
1462594b
BP
145 bool disabled;
146 bool ser;
0f68c088 147 bool recovery;
1462594b 148 bool bios_cmci_threshold;
d203f0b8 149 u8 banks;
84c2559d 150 s8 bootlog;
d203f0b8 151 int tolerant;
84c2559d 152 int monarch_timeout;
7af19e4a 153 int panic_timeout;
84c2559d 154 u32 rip_msr;
d203f0b8
BP
155};
156
bf80bbd7 157struct mce_vendor_flags {
c7f54d21
AG
158 /*
159 * Indicates that overflow conditions are not fatal, when set.
160 */
161 __u64 overflow_recov : 1,
162
163 /*
164 * (AMD) SUCCOR stands for S/W UnCorrectable error COntainment and
165 * Recovery. It indicates support for data poisoning in HW and deferred
166 * error interrupts.
167 */
168 succor : 1,
169
170 /*
171 * (AMD) SMCA: This bit indicates support for Scalable MCA which expands
172 * the register space for each MCA bank and also increases number of
173 * banks. Also, to accommodate the new banks and registers, the MCA
174 * register space is moved to a new MSR range.
175 */
176 smca : 1,
177
178 __reserved_0 : 61;
bf80bbd7 179};
a9750a31
YG
180
181struct mca_msr_regs {
182 u32 (*ctl) (int bank);
183 u32 (*status) (int bank);
184 u32 (*addr) (int bank);
185 u32 (*misc) (int bank);
186};
187
bf80bbd7
AG
188extern struct mce_vendor_flags mce_flags;
189
7af19e4a 190extern struct mca_config mca_cfg;
a9750a31 191extern struct mca_msr_regs msr_ops;
9026cc82
BP
192
193enum mce_notifier_prios {
011d8261
BP
194 MCE_PRIO_FIRST = INT_MAX,
195 MCE_PRIO_SRAO = INT_MAX - 1,
196 MCE_PRIO_EXTLOG = INT_MAX - 2,
197 MCE_PRIO_NFIT = INT_MAX - 3,
198 MCE_PRIO_EDAC = INT_MAX - 4,
5de97c9f 199 MCE_PRIO_MCELOG = 1,
9026cc82
BP
200 MCE_PRIO_LOWEST = 0,
201};
202
eef4dfa0 203extern void mce_register_decode_chain(struct notifier_block *nb);
3653ada5 204extern void mce_unregister_decode_chain(struct notifier_block *nb);
df39a2e4 205
9e55e44e 206#include <linux/percpu.h>
60063497 207#include <linux/atomic.h>
9e55e44e 208
c6978369 209extern int mce_p5_enabled;
e2f43029 210
58995d2d 211#ifdef CONFIG_X86_MCE
a2202aa2 212int mcheck_init(void);
5e09954a 213void mcheck_cpu_init(struct cpuinfo_x86 *c);
8838eb6c 214void mcheck_cpu_clear(struct cpuinfo_x86 *c);
43eaa2a1 215void mcheck_vendor_init_severity(void);
58995d2d 216#else
a2202aa2 217static inline int mcheck_init(void) { return 0; }
5e09954a 218static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
8838eb6c 219static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
43eaa2a1 220static inline void mcheck_vendor_init_severity(void) {}
58995d2d
HS
221#endif
222
9e55e44e
HS
223#ifdef CONFIG_X86_ANCIENT_MCE
224void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
225void winchip_mcheck_init(struct cpuinfo_x86 *c);
c6978369 226static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
9e55e44e
HS
227#else
228static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
229static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
c6978369 230static inline void enable_p5_mce(void) {}
9e55e44e
HS
231#endif
232
b5f2fa4e 233void mce_setup(struct mce *m);
e2f43029 234void mce_log(struct mce *m);
d6126ef5 235DECLARE_PER_CPU(struct device *, mce_device);
e2f43029 236
41fdff32 237/*
3ccdccfa
AK
238 * Maximum banks number.
239 * This is the limit of the current register layout on
240 * Intel CPUs.
41fdff32 241 */
3ccdccfa 242#define MAX_NR_BANKS 32
41fdff32 243
e2f43029
TG
244#ifdef CONFIG_X86_MCE_INTEL
245void mce_intel_feature_init(struct cpuinfo_x86 *c);
8838eb6c 246void mce_intel_feature_clear(struct cpuinfo_x86 *c);
88ccbedd
AK
247void cmci_clear(void);
248void cmci_reenable(void);
7a0c819d 249void cmci_rediscover(void);
88ccbedd 250void cmci_recheck(void);
e2f43029
TG
251#else
252static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
8838eb6c 253static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
88ccbedd
AK
254static inline void cmci_clear(void) {}
255static inline void cmci_reenable(void) {}
7a0c819d 256static inline void cmci_rediscover(void) {}
88ccbedd 257static inline void cmci_recheck(void) {}
e2f43029
TG
258#endif
259
260#ifdef CONFIG_X86_MCE_AMD
261void mce_amd_feature_init(struct cpuinfo_x86 *c);
f5382de9 262int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr);
e2f43029
TG
263#else
264static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
f5382de9 265static inline int umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr) { return -EINVAL; };
e2f43029
TG
266#endif
267
38736072 268int mce_available(struct cpuinfo_x86 *c);
2d1f4061 269bool mce_is_memory_error(struct mce *m);
88ccbedd 270
01ca79f1 271DECLARE_PER_CPU(unsigned, mce_exception_count);
ca84f696 272DECLARE_PER_CPU(unsigned, mce_poll_count);
01ca79f1 273
ee031c31
AK
274typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
275DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
276
b79109c3 277enum mcp_flags {
3f2f0680
BP
278 MCP_TIMESTAMP = BIT(0), /* log time stamp */
279 MCP_UC = BIT(1), /* log uncorrected errors */
280 MCP_DONTLOG = BIT(2), /* only clear, don't log */
b79109c3 281};
3f2f0680 282bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
b79109c3 283
9ff36ee9 284int mce_notify_irq(void);
e2f43029 285
ea149b36 286DECLARE_PER_CPU(struct mce, injectm);
66f5ddf3
LT
287
288extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
289 const char __user *ubuf,
290 size_t usize, loff_t *off));
ea149b36 291
c3d1fb56
NR
292/* Disable CMCI/polling for MCA bank claimed by firmware */
293extern void mce_disable_bank(int bank);
294
58995d2d
HS
295/*
296 * Exception handler
297 */
298
299/* Call the installed machine check handler for this CPU setup. */
300extern void (*machine_check_vector)(struct pt_regs *, long error_code);
301void do_machine_check(struct pt_regs *, long);
302
303/*
304 * Threshold handler
305 */
b2762686
AK
306extern void (*mce_threshold_vector)(void);
307
24fd78a8
AG
308/* Deferred error interrupt handler */
309extern void (*deferred_error_int_vector)(void);
310
e8ce2c5e
HS
311/*
312 * Thermal handler
313 */
314
e8ce2c5e
HS
315void intel_init_thermal(struct cpuinfo_x86 *c);
316
9e76a97e
D
317/* Interrupt Handler for core thermal thresholds */
318extern int (*platform_thermal_notify)(__u64 msr_val);
319
25cdce17
SP
320/* Interrupt Handler for package thermal thresholds */
321extern int (*platform_thermal_package_notify)(__u64 msr_val);
322
323/* Callback support of rate control, return true, if
324 * callback has rate control */
325extern bool (*platform_thermal_package_rate_control)(void);
326
a2202aa2
YW
327#ifdef CONFIG_X86_THERMAL_VECTOR
328extern void mcheck_intel_therm_init(void);
329#else
330static inline void mcheck_intel_therm_init(void) { }
331#endif
332
d334a491
HY
333/*
334 * Used by APEI to report memory error via /dev/mcelog
335 */
336
337struct cper_sec_mem_err;
338extern void apei_mce_report_mem_error(int corrected,
339 struct cper_sec_mem_err *mem_err);
340
be0aec23
AG
341/*
342 * Enumerate new IP types and HWID values in AMD processors which support
343 * Scalable MCA.
344 */
345#ifdef CONFIG_X86_MCE_AMD
be0aec23 346
5896820e
YG
347/* These may be used by multiple smca_hwid_mcatypes */
348enum smca_bank_types {
be0aec23
AG
349 SMCA_LS = 0, /* Load Store */
350 SMCA_IF, /* Instruction Fetch */
5896820e
YG
351 SMCA_L2_CACHE, /* L2 Cache */
352 SMCA_DE, /* Decoder Unit */
353 SMCA_EX, /* Execution Unit */
be0aec23 354 SMCA_FP, /* Floating Point */
5896820e
YG
355 SMCA_L3_CACHE, /* L3 Cache */
356 SMCA_CS, /* Coherent Slave */
357 SMCA_PIE, /* Power, Interrupts, etc. */
358 SMCA_UMC, /* Unified Memory Controller */
359 SMCA_PB, /* Parameter Block */
360 SMCA_PSP, /* Platform Security Processor */
361 SMCA_SMU, /* System Management Unit */
362 N_SMCA_BANK_TYPES
363};
364
859af13a 365#define HWID_MCATYPE(hwid, mcatype) (((hwid) << 16) | (mcatype))
be0aec23 366
1ce9cd7f 367struct smca_hwid {
5896820e
YG
368 unsigned int bank_type; /* Use with smca_bank_types for easy indexing. */
369 u32 hwid_mcatype; /* (hwid,mcatype) tuple */
370 u32 xec_bitmap; /* Bitmap of valid ExtErrorCodes; current max is 21. */
0b737a9c 371 u8 count; /* Number of instances. */
be0aec23
AG
372};
373
79349f52 374struct smca_bank {
1ce9cd7f 375 struct smca_hwid *hwid;
0b737a9c
YG
376 u32 id; /* Value of MCA_IPID[InstanceId]. */
377 u8 sysfs_id; /* Value used for sysfs name. */
5896820e
YG
378};
379
79349f52 380extern struct smca_bank smca_banks[MAX_NR_BANKS];
5896820e 381
c09a8c40 382extern const char *smca_get_long_name(enum smca_bank_types t);
e71c3978 383
4d7b02d5
SAS
384extern int mce_threshold_create_device(unsigned int cpu);
385extern int mce_threshold_remove_device(unsigned int cpu);
e71c3978 386
4d7b02d5 387#else
5896820e 388
4d7b02d5
SAS
389static inline int mce_threshold_create_device(unsigned int cpu) { return 0; };
390static inline int mce_threshold_remove_device(unsigned int cpu) { return 0; };
e71c3978 391
be0aec23
AG
392#endif
393
1965aae3 394#endif /* _ASM_X86_MCE_H */