]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/cpu/ixp/start.S
arm: do not compile relocate_code() for SPL builds
[people/ms/u-boot.git] / arch / arm / cpu / ixp / start.S
CommitLineData
2d5b561e
WD
1/* vi: set ts=8 sw=8 noet: */
2/*
3 * u-boot - Startup Code for XScale IXP
4 *
5 * Copyright (C) 2003 Kyle Harris <kharris@nexus-tech.net>
6 *
7 * Based on startup code example contained in the
8 * Intel IXP4xx Programmer's Guide and past u-boot Start.S
9 * samples.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
25ddd1fb 30#include <asm-offsets.h>
2d5b561e
WD
31#include <config.h>
32#include <version.h>
33#include <asm/arch/ixp425.h>
34
42d1f039
WD
35#define MMU_Control_M 0x001 /* Enable MMU */
36#define MMU_Control_A 0x002 /* Enable address alignment faults */
37#define MMU_Control_C 0x004 /* Enable cache */
38#define MMU_Control_W 0x008 /* Enable write-buffer */
39#define MMU_Control_P 0x010 /* Compatability: 32 bit code */
40#define MMU_Control_D 0x020 /* Compatability: 32 bit data */
41#define MMU_Control_L 0x040 /* Compatability: */
42#define MMU_Control_B 0x080 /* Enable Big-Endian */
43#define MMU_Control_S 0x100 /* Enable system protection */
44#define MMU_Control_R 0x200 /* Enable ROM protection */
45#define MMU_Control_I 0x1000 /* Enable Instruction cache */
46#define MMU_Control_X 0x2000 /* Set interrupt vectors at 0xFFFF0000 */
2d5b561e
WD
47#define MMU_Control_Init (MMU_Control_P|MMU_Control_D|MMU_Control_L)
48
49
50/*
51 * Macro definitions
52 */
42d1f039
WD
53 /* Delay a bit */
54 .macro DELAY_FOR cycles, reg0
55 ldr \reg0, =\cycles
56 subs \reg0, \reg0, #1
57 subne pc, pc, #0xc
58 .endm
59
60 /* wait for coprocessor write complete */
61 .macro CPWAIT reg
62 mrc p15,0,\reg,c2,c0,0
63 mov \reg,\reg
64 sub pc,pc,#4
65 .endm
2d5b561e
WD
66
67.globl _start
ce04bb41
MS
68_start:
69 ldr pc, _reset
2d5b561e
WD
70 ldr pc, _undefined_instruction
71 ldr pc, _software_interrupt
72 ldr pc, _prefetch_abort
73 ldr pc, _data_abort
74 ldr pc, _not_used
75 ldr pc, _irq
76 ldr pc, _fiq
77
ce04bb41 78_reset: .word reset
2d5b561e
WD
79_undefined_instruction: .word undefined_instruction
80_software_interrupt: .word software_interrupt
81_prefetch_abort: .word prefetch_abort
82_data_abort: .word data_abort
83_not_used: .word not_used
84_irq: .word irq
85_fiq: .word fiq
86
87 .balignl 16,0xdeadbeef
88
89
90/*
91 * Startup Code (reset vector)
92 *
93 * do important init only if we don't start from memory!
94 * - relocate armboot to ram
95 * - setup stack
96 * - jump to second stage
97 */
98
2af0a099 99.globl _TEXT_BASE
2d5b561e 100_TEXT_BASE:
508611bc
BT
101#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
102 .word CONFIG_SPL_TEXT_BASE
103#else
14d0a02a 104 .word CONFIG_SYS_TEXT_BASE
508611bc 105#endif
2d5b561e 106
2d5b561e 107/*
f6e20fc6 108 * These are defined in the board-specific linker script.
3336ca60
AA
109 * Subtracting _start from them lets the linker put their
110 * relative position in the executable instead of leaving
111 * them null.
2d5b561e 112 */
3336ca60
AA
113.globl _bss_start_ofs
114_bss_start_ofs:
115 .word __bss_start - _start
2d5b561e 116
3336ca60
AA
117.globl _bss_end_ofs
118_bss_end_ofs:
3929fb0a 119 .word __bss_end - _start
2d5b561e 120
f326cbba
PYC
121.globl _end_ofs
122_end_ofs:
123 .word _end - _start
124
2d5b561e
WD
125#ifdef CONFIG_USE_IRQ
126/* IRQ stack memory (calculated at run-time) */
127.globl IRQ_STACK_START
128IRQ_STACK_START:
129 .word 0x0badc0de
130
131/* IRQ stack memory (calculated at run-time) */
132.globl FIQ_STACK_START
133FIQ_STACK_START:
134 .word 0x0badc0de
135#endif
136
2af0a099
HS
137/* IRQ stack memory (calculated at run-time) + 8 bytes */
138.globl IRQ_STACK_START_IN
139IRQ_STACK_START_IN:
140 .word 0x0badc0de
141
2af0a099
HS
142/*
143 * the actual reset code
144 */
145
146reset:
147 /* disable mmu, set big-endian */
148 mov r0, #0xf8
149 mcr p15, 0, r0, c1, c0, 0
150 CPWAIT r0
151
152 /* invalidate I & D caches & BTB */
153 mcr p15, 0, r0, c7, c7, 0
154 CPWAIT r0
155
156 /* invalidate I & Data TLB */
157 mcr p15, 0, r0, c8, c7, 0
158 CPWAIT r0
159
160 /* drain write and fill buffers */
161 mcr p15, 0, r0, c7, c10, 4
162 CPWAIT r0
163
164 /* disable write buffer coalescing */
165 mrc p15, 0, r0, c1, c0, 1
166 orr r0, r0, #1
167 mcr p15, 0, r0, c1, c0, 1
168 CPWAIT r0
169
170 /* set EXP CS0 to the optimum timing */
171 ldr r1, =CONFIG_SYS_EXP_CS0
172 ldr r2, =IXP425_EXP_CS0
173 str r1, [r2]
174
175 /* make sure flash is visible at 0 */
2af0a099
HS
176 mov r1, #CONFIG_SYS_SDR_CONFIG
177 ldr r2, =IXP425_SDR_CONFIG
178 str r1, [r2]
179
180 /* disable refresh cycles */
181 mov r1, #0
182 ldr r3, =IXP425_SDR_REFRESH
183 str r1, [r3]
184
185 /* send nop command */
186 mov r1, #3
187 ldr r4, =IXP425_SDR_IR
188 str r1, [r4]
189 DELAY_FOR 0x4000, r0
190
191 /* set SDRAM internal refresh val */
192 ldr r1, =CONFIG_SYS_SDRAM_REFRESH_CNT
193 str r1, [r3]
194 DELAY_FOR 0x4000, r0
195
196 /* send precharge-all command to close all open banks */
197 mov r1, #2
198 str r1, [r4]
199 DELAY_FOR 0x4000, r0
200
201 /* provide 8 auto-refresh cycles */
202 mov r1, #4
203 mov r5, #8
204111: str r1, [r4]
205 DELAY_FOR 0x100, r0
206 subs r5, r5, #1
207 bne 111b
208
209 /* set mode register in sdram */
210 mov r1, #CONFIG_SYS_SDR_MODE_CONFIG
211 str r1, [r4]
212 DELAY_FOR 0x4000, r0
213
214 /* send normal operation command */
215 mov r1, #6
216 str r1, [r4]
217 DELAY_FOR 0x4000, r0
218
2af0a099
HS
219 /* invalidate I & D caches & BTB */
220 mcr p15, 0, r0, c7, c7, 0
221 CPWAIT r0
222
223 /* invalidate I & Data TLB */
224 mcr p15, 0, r0, c8, c7, 0
225 CPWAIT r0
226
227 /* drain write and fill buffers */
228 mcr p15, 0, r0, c7, c10, 4
229 CPWAIT r0
230
ce04bb41 231 /* remove flash mirror at 0x00000000 */
2af0a099
HS
232 ldr r2, =IXP425_EXP_CFG0
233 ldr r1, [r2]
234 bic r1, r1, #0x80000000
235 str r1, [r2]
236
2af0a099
HS
237 /* invalidate I & Data TLB */
238 mcr p15, 0, r0, c8, c7, 0
239 CPWAIT r0
240
241 /* enable I cache */
242 mrc p15, 0, r0, c1, c0, 0
243 orr r0, r0, #MMU_Control_I
244 mcr p15, 0, r0, c1, c0, 0
245 CPWAIT r0
246
247 mrs r0,cpsr /* set the cpu to SVC32 mode */
248 bic r0,r0,#0x1f /* (superviser mode, M=10011) */
249 orr r0,r0,#0x13
250 msr cpsr,r0
251
e05e5de7 252 bl _main
2af0a099
HS
253
254/*------------------------------------------------------------------------------*/
255
fa6c7413 256#ifndef CONFIG_SPL_BUILD
2af0a099 257/*
5c6db120 258 * void relocate_code(addr_moni)
2af0a099 259 *
959eaa74 260 * This function relocates the monitor code.
2af0a099
HS
261 */
262 .globl relocate_code
263relocate_code:
5c6db120 264 mov r6, r0 /* save addr of destination */
2af0a099 265
2af0a099 266 adr r0, _start
4b3db1cd 267 subs r9, r6, r0 /* r9 <- relocation offset */
e05e5de7 268 beq relocate_done /* skip relocation */
a78fb68f 269 mov r1, r6 /* r1 <- scratch for copy_loop */
7086e91b 270 ldr r3, _image_copy_end_ofs
3336ca60 271 add r2, r0, r3 /* r2 <- source end address */
2af0a099 272
2af0a099 273copy_loop:
4b3db1cd
BT
274 ldmia r0!, {r10-r11} /* copy from source address [r0] */
275 stmia r1!, {r10-r11} /* copy to target address [r1] */
da90d4ce
AA
276 cmp r0, r2 /* until source end address [r2] */
277 blo copy_loop
2af0a099 278
3336ca60
AA
279 /*
280 * fix .rel.dyn relocations
281 */
282 ldr r0, _TEXT_BASE /* r0 <- Text base */
3336ca60
AA
283 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
284 add r10, r10, r0 /* r10 <- sym table in FLASH */
285 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
286 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
287 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
288 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
2af0a099 289fixloop:
3336ca60
AA
290 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
291 add r0, r0, r9 /* r0 <- location to fix up in RAM */
292 ldr r1, [r2, #4]
1f52d89f
AB
293 and r7, r1, #0xff
294 cmp r7, #23 /* relative fixup? */
3336ca60 295 beq fixrel
1f52d89f 296 cmp r7, #2 /* absolute fixup? */
3336ca60
AA
297 beq fixabs
298 /* ignore unknown type of fixup */
299 b fixnext
300fixabs:
301 /* absolute fix: set location to (offset) symbol value */
302 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
303 add r1, r10, r1 /* r1 <- address of symbol in table */
304 ldr r1, [r1, #4] /* r1 <- symbol value */
3600945b 305 add r1, r1, r9 /* r1 <- relocated sym addr */
3336ca60
AA
306 b fixnext
307fixrel:
308 /* relative fix: increase location by offset */
309 ldr r1, [r0]
310 add r1, r1, r9
311fixnext:
312 str r1, [r0]
313 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
2af0a099 314 cmp r2, r3
79e63139 315 blo fixloop
2af0a099 316
e05e5de7 317relocate_done:
2af0a099 318
e05e5de7 319 bx lr
2af0a099 320
fa6c7413
AA
321_image_copy_end_ofs:
322 .word __image_copy_end - _start
3336ca60
AA
323_rel_dyn_start_ofs:
324 .word __rel_dyn_start - _start
325_rel_dyn_end_ofs:
326 .word __rel_dyn_end - _start
327_dynsym_start_ofs:
328 .word __dynsym_start - _start
2d5b561e 329
fa6c7413
AA
330#endif
331
e05e5de7
AA
332 .globl c_runtime_cpu_setup
333c_runtime_cpu_setup:
334
335 bx lr
336
2d5b561e
WD
337/****************************************************************************/
338/* */
339/* Interrupt handling */
340/* */
341/****************************************************************************/
342
343/* IRQ stack frame */
344
345#define S_FRAME_SIZE 72
346
347#define S_OLD_R0 68
348#define S_PSR 64
349#define S_PC 60
350#define S_LR 56
351#define S_SP 52
352
353#define S_IP 48
354#define S_FP 44
355#define S_R10 40
356#define S_R9 36
357#define S_R8 32
358#define S_R7 28
359#define S_R6 24
360#define S_R5 20
361#define S_R4 16
362#define S_R3 12
363#define S_R2 8
364#define S_R1 4
365#define S_R0 0
366
367#define MODE_SVC 0x13
368
369 /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
370
371 .macro bad_save_user_regs
372 sub sp, sp, #S_FRAME_SIZE
373 stmia sp, {r0 - r12} /* Calling r0-r12 */
374 add r8, sp, #S_PC
375
2af0a099 376 ldr r2, IRQ_STACK_START_IN
2d5b561e
WD
377 ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
378 add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
379
380 add r5, sp, #S_SP
381 mov r1, lr
382 stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
383 mov r0, sp
384 .endm
385
386
387 /* use irq_save_user_regs / irq_restore_user_regs for */
388 /* IRQ/FIQ handling */
389
390 .macro irq_save_user_regs
391 sub sp, sp, #S_FRAME_SIZE
392 stmia sp, {r0 - r12} /* Calling r0-r12 */
393 add r8, sp, #S_PC
394 stmdb r8, {sp, lr}^ /* Calling SP, LR */
395 str lr, [r8, #0] /* Save calling PC */
396 mrs r6, spsr
397 str r6, [r8, #4] /* Save CPSR */
398 str r0, [r8, #8] /* Save OLD_R0 */
399 mov r0, sp
400 .endm
401
402 .macro irq_restore_user_regs
403 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
404 mov r0, r0
405 ldr lr, [sp, #S_PC] @ Get PC
406 add sp, sp, #S_FRAME_SIZE
407 subs pc, lr, #4 @ return & move spsr_svc into cpsr
408 .endm
409
410 .macro get_bad_stack
2af0a099 411 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
2d5b561e
WD
412
413 str lr, [r13] @ save caller lr / spsr
414 mrs lr, spsr
415 str lr, [r13, #4]
416
417 mov r13, #MODE_SVC @ prepare SVC-Mode
418 msr spsr_c, r13
419 mov lr, pc
420 movs pc, lr
421 .endm
422
423 .macro get_irq_stack @ setup IRQ stack
424 ldr sp, IRQ_STACK_START
425 .endm
426
427 .macro get_fiq_stack @ setup FIQ stack
428 ldr sp, FIQ_STACK_START
429 .endm
430
431
432/****************************************************************************/
433/* */
434/* exception handlers */
435/* */
436/****************************************************************************/
437
438 .align 5
439undefined_instruction:
440 get_bad_stack
441 bad_save_user_regs
442 bl do_undefined_instruction
443
444 .align 5
445software_interrupt:
446 get_bad_stack
447 bad_save_user_regs
448 bl do_software_interrupt
449
450 .align 5
451prefetch_abort:
452 get_bad_stack
453 bad_save_user_regs
454 bl do_prefetch_abort
455
456 .align 5
457data_abort:
458 get_bad_stack
459 bad_save_user_regs
460 bl do_data_abort
461
462 .align 5
463not_used:
464 get_bad_stack
465 bad_save_user_regs
466 bl do_not_used
467
468#ifdef CONFIG_USE_IRQ
469
470 .align 5
471irq:
472 get_irq_stack
473 irq_save_user_regs
474 bl do_irq
475 irq_restore_user_regs
476
477 .align 5
478fiq:
479 get_fiq_stack
480 irq_save_user_regs /* someone ought to write a more */
481 bl do_fiq /* effiction fiq_save_user_regs */
482 irq_restore_user_regs
483
484#else
485
486 .align 5
487irq:
488 get_bad_stack
489 bad_save_user_regs
490 bl do_irq
491
492 .align 5
493fiq:
494 get_bad_stack
495 bad_save_user_regs
496 bl do_fiq
497
498#endif
499
500/****************************************************************************/
501/* */
502/* Reset function: Use Watchdog to reset */
503/* */
504/****************************************************************************/
505
506 .align 5
507.globl reset_cpu
508
509reset_cpu:
53677ef1 510 ldr r1, =0x482e
2d5b561e
WD
511 ldr r2, =IXP425_OSWK
512 str r1, [r2]
53677ef1 513 ldr r1, =0x0fff
2d5b561e
WD
514 ldr r2, =IXP425_OSWT
515 str r1, [r2]
53677ef1 516 ldr r1, =0x5
2d5b561e
WD
517 ldr r2, =IXP425_OSWE
518 str r1, [r2]
519 b reset_endless
520
2d5b561e 521reset_endless:
2d5b561e 522 b reset_endless