]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/include/asm/arch-zynqmp/hardware.h
block: Move ceva driver to DM
[people/ms/u-boot.git] / arch / arm / include / asm / arch-zynqmp / hardware.h
CommitLineData
84c7204b
MS
1/*
2 * (C) Copyright 2014 - 2015 Xilinx, Inc.
3 * Michal Simek <michal.simek@xilinx.com>
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef _ASM_ARCH_HARDWARE_H
9#define _ASM_ARCH_HARDWARE_H
10
cb7ea820
MS
11#define ZYNQ_GEM_BASEADDR0 0xFF0B0000
12#define ZYNQ_GEM_BASEADDR1 0xFF0C0000
13#define ZYNQ_GEM_BASEADDR2 0xFF0D0000
14#define ZYNQ_GEM_BASEADDR3 0xFF0E0000
15
2594e03c
SDPP
16#define ZYNQ_I2C_BASEADDR0 0xFF020000
17#define ZYNQ_I2C_BASEADDR1 0xFF030000
18
78cb965a
SDPP
19#define ARASAN_NAND_BASEADDR 0xFF100000
20
16fa00a7
SDPP
21#define ZYNQMP_USB0_XHCI_BASEADDR 0xFE200000
22#define ZYNQMP_USB1_XHCI_BASEADDR 0xFE300000
23
84c7204b
MS
24#define ZYNQMP_CRL_APB_BASEADDR 0xFF5E0000
25#define ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT 0x1000000
48255f52
MS
26#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_EN_SHIFT 0
27#define ZYNQMP_CRL_APB_BOOT_PIN_CTRL_OUT_VAL_SHIFT 8
28
29#define PS_MODE0 BIT(0)
30#define PS_MODE1 BIT(1)
31#define PS_MODE2 BIT(2)
32#define PS_MODE3 BIT(3)
84c7204b
MS
33
34struct crlapb_regs {
5cb24200
MS
35 u32 reserved0[36];
36 u32 cpu_r5_ctrl; /* 0x90 */
37 u32 reserved1[37];
84c7204b 38 u32 timestamp_ref_ctrl; /* 0x128 */
5cb24200 39 u32 reserved2[53];
84c7204b 40 u32 boot_mode; /* 0x200 */
5cb24200
MS
41 u32 reserved3[14];
42 u32 rst_lpd_top; /* 0x23C */
48255f52
MS
43 u32 reserved4[4];
44 u32 boot_pin_ctrl; /* 0x250 */
45 u32 reserved5[21];
84c7204b
MS
46};
47
48#define crlapb_base ((struct crlapb_regs *)ZYNQMP_CRL_APB_BASEADDR)
49
0785dfd8 50#define ZYNQMP_IOU_SCNTR_SECURE 0xFF260000
84c7204b
MS
51#define ZYNQMP_IOU_SCNTR 0xFF250000
52#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN 0x1
53#define ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG 0x2
54
55struct iou_scntr {
56 u32 counter_control_register;
57 u32 reserved0[7];
58 u32 base_frequency_id_register;
59};
60
61#define iou_scntr ((struct iou_scntr *)ZYNQMP_IOU_SCNTR)
62
0785dfd8
MS
63struct iou_scntr_secure {
64 u32 counter_control_register;
65 u32 reserved0[7];
66 u32 base_frequency_id_register;
67};
68
69#define iou_scntr_secure ((struct iou_scntr_secure *)ZYNQMP_IOU_SCNTR_SECURE)
70
84c7204b
MS
71/* Bootmode setting values */
72#define BOOT_MODES_MASK 0x0000000F
0a5bcc8c
SDPP
73#define QSPI_MODE_24BIT 0x00000001
74#define QSPI_MODE_32BIT 0x00000002
af813acd
MS
75#define SD_MODE 0x00000003 /* sd 0 */
76#define SD_MODE1 0x00000005 /* sd 1 */
0a5bcc8c 77#define NAND_MODE 0x00000004
39c56f55 78#define EMMC_MODE 0x00000006
3373a522 79#define USB_MODE 0x00000007
e1992276 80#define SD1_LSHFT_MODE 0x0000000E /* SD1 Level shifter */
84c7204b 81#define JTAG_MODE 0x00000000
7f491d7b
MS
82#define BOOT_MODE_USE_ALT 0x100
83#define BOOT_MODE_ALT_SHIFT 12
2661081c
MS
84/* SW secondary boot modes 0xa - 0xd */
85#define SW_USBHOST_MODE 0x0000000A
86#define SW_SATA_MODE 0x0000000B
84c7204b 87
225bf9aa
MS
88#define ZYNQMP_IOU_SLCR_BASEADDR 0xFF180000
89
90struct iou_slcr_regs {
91 u32 mio_pin[78];
92 u32 reserved[442];
93};
94
95#define slcr_base ((struct iou_slcr_regs *)ZYNQMP_IOU_SLCR_BASEADDR)
96
5cb24200
MS
97#define ZYNQMP_RPU_BASEADDR 0xFF9A0000
98
99struct rpu_regs {
100 u32 rpu_glbl_ctrl;
101 u32 reserved0[63];
102 u32 rpu0_cfg; /* 0x100 */
103 u32 reserved1[63];
104 u32 rpu1_cfg; /* 0x200 */
105};
106
107#define rpu_base ((struct rpu_regs *)ZYNQMP_RPU_BASEADDR)
108
109#define ZYNQMP_CRF_APB_BASEADDR 0xFD1A0000
110
111struct crfapb_regs {
112 u32 reserved0[65];
113 u32 rst_fpd_apu; /* 0x104 */
114 u32 reserved1;
115};
116
117#define crfapb_base ((struct crfapb_regs *)ZYNQMP_CRF_APB_BASEADDR)
118
119#define ZYNQMP_APU_BASEADDR 0xFD5C0000
120
121struct apu_regs {
122 u32 reserved0[16];
123 u32 rvbar_addr0_l; /* 0x40 */
124 u32 rvbar_addr0_h; /* 0x44 */
125 u32 reserved1[20];
126};
127
128#define apu_base ((struct apu_regs *)ZYNQMP_APU_BASEADDR)
129
84c7204b 130/* Board version value */
0785dfd8 131#define ZYNQMP_CSU_BASEADDR 0xFFCA0000
84c7204b
MS
132#define ZYNQMP_CSU_VERSION_SILICON 0x0
133#define ZYNQMP_CSU_VERSION_EP108 0x1
16247d28 134#define ZYNQMP_CSU_VERSION_VELOCE 0x2
84c7204b
MS
135#define ZYNQMP_CSU_VERSION_QEMU 0x3
136
0785dfd8
MS
137#define ZYNQMP_SILICON_VER_MASK 0xF000
138#define ZYNQMP_SILICON_VER_SHIFT 12
139
140struct csu_regs {
141 u32 reserved0[17];
142 u32 version;
143};
144
145#define csu_base ((struct csu_regs *)ZYNQMP_CSU_BASEADDR)
146
84c7204b 147#endif /* _ASM_ARCH_HARDWARE_H */