]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/lib/cache-cp15.c
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / arch / arm / lib / cache-cp15.c
CommitLineData
b3acb6cd
JCPV
1/*
2 * (C) Copyright 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
b3acb6cd
JCPV
6 */
7
8#include <common.h>
9#include <asm/system.h>
96fdbec2
S
10#include <asm/cache.h>
11#include <linux/compiler.h>
b3acb6cd 12
e47f2db5 13#if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF))
880eff5c 14
880eff5c
HS
15DECLARE_GLOBAL_DATA_PTR;
16
c2dd0d45
A
17void __arm_init_before_mmu(void)
18{
19}
20void arm_init_before_mmu(void)
21 __attribute__((weak, alias("__arm_init_before_mmu")));
22
de63ac27
S
23__weak void arm_init_domains(void)
24{
25}
26
b3acb6cd
JCPV
27static void cp_delay (void)
28{
29 volatile int i;
30
31 /* copro seems to need some delay between reading and writing */
32 for (i = 0; i < 100; i++)
33 nop();
880eff5c
HS
34 asm volatile("" : : : "memory");
35}
36
0dde7f53
SG
37void set_section_dcache(int section, enum dcache_option option)
38{
34fd5d25 39 u32 *page_table = (u32 *)gd->arch.tlb_addr;
0dde7f53
SG
40 u32 value;
41
42 value = (section << MMU_SECTION_SHIFT) | (3 << 10);
43 value |= option;
44 page_table[section] = value;
45}
46
47void __mmu_page_table_flush(unsigned long start, unsigned long stop)
48{
49 debug("%s: Warning: not implemented\n", __func__);
50}
51
52void mmu_page_table_flush(unsigned long start, unsigned long stop)
53 __attribute__((weak, alias("__mmu_page_table_flush")));
54
55void mmu_set_region_dcache_behaviour(u32 start, int size,
56 enum dcache_option option)
f1d2b313 57{
34fd5d25 58 u32 *page_table = (u32 *)gd->arch.tlb_addr;
0dde7f53
SG
59 u32 upto, end;
60
61 end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT;
62 start = start >> MMU_SECTION_SHIFT;
63 debug("%s: start=%x, size=%x, option=%d\n", __func__, start, size,
64 option);
65 for (upto = start; upto < end; upto++)
66 set_section_dcache(upto, option);
67 mmu_page_table_flush((u32)&page_table[start], (u32)&page_table[end]);
68}
69
96fdbec2 70__weak void dram_bank_mmu_setup(int bank)
0dde7f53 71{
f1d2b313
HS
72 bd_t *bd = gd->bd;
73 int i;
74
75 debug("%s: bank: %d\n", __func__, bank);
76 for (i = bd->bi_dram[bank].start >> 20;
77 i < (bd->bi_dram[bank].start + bd->bi_dram[bank].size) >> 20;
78 i++) {
0dde7f53
SG
79#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
80 set_section_dcache(i, DCACHE_WRITETHROUGH);
81#else
82 set_section_dcache(i, DCACHE_WRITEBACK);
83#endif
f1d2b313
HS
84 }
85}
f1d2b313
HS
86
87/* to activate the MMU we need to set up virtual memory: use 1M areas */
880eff5c
HS
88static inline void mmu_setup(void)
89{
f1d2b313 90 int i;
880eff5c
HS
91 u32 reg;
92
c2dd0d45 93 arm_init_before_mmu();
880eff5c
HS
94 /* Set up an identity-mapping for all 4GB, rw for everyone */
95 for (i = 0; i < 4096; i++)
0dde7f53 96 set_section_dcache(i, DCACHE_OFF);
f1d2b313 97
f1d2b313
HS
98 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
99 dram_bank_mmu_setup(i);
100 }
880eff5c
HS
101
102 /* Copy the page table address to cp15 */
103 asm volatile("mcr p15, 0, %0, c2, c0, 0"
34fd5d25 104 : : "r" (gd->arch.tlb_addr) : "memory");
880eff5c
HS
105 /* Set the access control to all-supervisor */
106 asm volatile("mcr p15, 0, %0, c3, c0, 0"
107 : : "r" (~0));
de63ac27
S
108
109 arm_init_domains();
110
880eff5c
HS
111 /* and enable the mmu */
112 reg = get_cr(); /* get control reg. */
113 cp_delay();
114 set_cr(reg | CR_M);
b3acb6cd
JCPV
115}
116
e05f0079
A
117static int mmu_enabled(void)
118{
119 return get_cr() & CR_M;
120}
121
b3acb6cd
JCPV
122/* cache_bit must be either CR_I or CR_C */
123static void cache_enable(uint32_t cache_bit)
124{
125 uint32_t reg;
126
880eff5c 127 /* The data cache is not active unless the mmu is enabled too */
e05f0079 128 if ((cache_bit == CR_C) && !mmu_enabled())
880eff5c 129 mmu_setup();
b3acb6cd
JCPV
130 reg = get_cr(); /* get control reg. */
131 cp_delay();
132 set_cr(reg | cache_bit);
133}
134
135/* cache_bit must be either CR_I or CR_C */
136static void cache_disable(uint32_t cache_bit)
137{
138 uint32_t reg;
139
d702b081
S
140 reg = get_cr();
141 cp_delay();
142
880eff5c 143 if (cache_bit == CR_C) {
f1d2b313 144 /* if cache isn;t enabled no need to disable */
f1d2b313
HS
145 if ((reg & CR_C) != CR_C)
146 return;
880eff5c
HS
147 /* if disabling data cache, disable mmu too */
148 cache_bit |= CR_M;
880eff5c 149 }
44df5e8d
AM
150 reg = get_cr();
151 cp_delay();
152 if (cache_bit == (CR_C | CR_M))
153 flush_dcache_all();
b3acb6cd
JCPV
154 set_cr(reg & ~cache_bit);
155}
156#endif
157
e47f2db5 158#ifdef CONFIG_SYS_ICACHE_OFF
b3acb6cd
JCPV
159void icache_enable (void)
160{
161 return;
162}
163
164void icache_disable (void)
165{
166 return;
167}
168
169int icache_status (void)
170{
171 return 0; /* always off */
172}
173#else
174void icache_enable(void)
175{
176 cache_enable(CR_I);
177}
178
179void icache_disable(void)
180{
181 cache_disable(CR_I);
182}
183
184int icache_status(void)
185{
186 return (get_cr() & CR_I) != 0;
187}
188#endif
189
e47f2db5 190#ifdef CONFIG_SYS_DCACHE_OFF
b3acb6cd
JCPV
191void dcache_enable (void)
192{
193 return;
194}
195
196void dcache_disable (void)
197{
198 return;
199}
200
201int dcache_status (void)
202{
203 return 0; /* always off */
204}
205#else
206void dcache_enable(void)
207{
208 cache_enable(CR_C);
209}
210
211void dcache_disable(void)
212{
213 cache_disable(CR_C);
214}
215
216int dcache_status(void)
217{
218 return (get_cr() & CR_C) != 0;
219}
220#endif