]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/mach-tegra/board2.c
board_f: Drop setup_dram_config() wrapper
[people/ms/u-boot.git] / arch / arm / mach-tegra / board2.c
CommitLineData
3f82b1d3
TW
1/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
3f82b1d3
TW
6 */
7
8#include <common.h>
0521f984 9#include <dm.h>
346451b5 10#include <errno.h>
3f82b1d3 11#include <ns16550.h>
c5b34a29 12#include <linux/compiler.h>
bbc1b99e 13#include <linux/sizes.h>
3f82b1d3 14#include <asm/io.h>
b4ba2be8 15#include <asm/arch/clock.h>
c0720afb 16#include <asm/arch/funcmux.h>
3f82b1d3 17#include <asm/arch/pinmux.h>
8723626d 18#include <asm/arch/pmu.h>
150c2493 19#include <asm/arch/tegra.h>
73c38934 20#include <asm/arch-tegra/ap.h>
150c2493
TW
21#include <asm/arch-tegra/board.h>
22#include <asm/arch-tegra/clk_rst.h>
23#include <asm/arch-tegra/pmc.h>
24#include <asm/arch-tegra/sys_proto.h>
25#include <asm/arch-tegra/uart.h>
26#include <asm/arch-tegra/warmboot.h>
871d78ed 27#include <asm/arch-tegra/gpu.h>
6d6c0bae
TW
28#ifdef CONFIG_TEGRA_CLOCK_SCALING
29#include <asm/arch/emc.h>
30#endif
7ae18f37 31#include <asm/arch-tegra/usb.h>
dd8204de 32#ifdef CONFIG_USB_EHCI_TEGRA
16297cfb 33#include <usb.h>
6d6c0bae 34#endif
79c7a90f 35#include <asm/arch-tegra/xusb-padctl.h>
346451b5 36#include <power/as3722.h>
cb445fb4 37#include <i2c.h>
6d6c0bae 38#include <spi.h>
c5b34a29 39#include "emc.h"
3f82b1d3
TW
40
41DECLARE_GLOBAL_DATA_PTR;
42
0521f984
SG
43#ifdef CONFIG_SPL_BUILD
44/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
45U_BOOT_DEVICE(tegra_gpios) = {
46 "gpio_tegra"
47};
48#endif
49
19d7bf3d
JH
50__weak void pinmux_init(void) {}
51__weak void pin_mux_usb(void) {}
52__weak void pin_mux_spi(void) {}
c0be77db 53__weak void pin_mux_mmc(void) {}
19d7bf3d
JH
54__weak void gpio_early_init_uart(void) {}
55__weak void pin_mux_display(void) {}
66999892 56__weak void start_cpu_fan(void) {}
0cd10c7a 57
dcd12518 58#if defined(CONFIG_TEGRA_NAND)
19d7bf3d 59__weak void pin_mux_nand(void)
c0720afb
LS
60{
61 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
62}
dcd12518 63#endif
c0720afb 64
5aff021c
WN
65/*
66 * Routine: power_det_init
67 * Description: turn off power detects
68 */
69static void power_det_init(void)
70{
00a2749d 71#if defined(CONFIG_TEGRA20)
29f3e3f2 72 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
5aff021c
WN
73
74 /* turn off power detects */
75 writel(0, &pmc->pmc_pwr_det_latch);
76 writel(0, &pmc->pmc_pwr_det);
77#endif
78}
79
ec746644
SG
80__weak int tegra_board_id(void)
81{
82 return -1;
83}
84
7d874132
SG
85#ifdef CONFIG_DISPLAY_BOARDINFO
86int checkboard(void)
87{
ec746644
SG
88 int board_id = tegra_board_id();
89
90 printf("Board: %s", CONFIG_TEGRA_BOARD_STRING);
91 if (board_id != -1)
92 printf(", ID: %d\n", board_id);
93 printf("\n");
7d874132
SG
94
95 return 0;
96}
97#endif /* CONFIG_DISPLAY_BOARDINFO */
98
82776364
SG
99__weak int tegra_lcd_pmic_init(int board_it)
100{
101 return 0;
102}
103
c96d709f
SG
104__weak int nvidia_board_init(void)
105{
106 return 0;
107}
108
3f82b1d3
TW
109/*
110 * Routine: board_init
111 * Description: Early hardware init.
112 */
113int board_init(void)
114{
c5b34a29 115 __maybe_unused int err;
82776364 116 __maybe_unused int board_id;
c5b34a29 117
a04eba99 118 /* Do clocks and UART first so that printf() works */
4ed59e70
SG
119 clock_init();
120 clock_verify();
121
eca676bd 122 tegra_gpu_config();
871d78ed 123
fda6fac3 124#ifdef CONFIG_TEGRA_SPI
e0284948 125 pin_mux_spi();
e1ae0d1f 126#endif
b19f5749 127
1d2c0506 128#ifdef CONFIG_MMC_SDHCI_TEGRA
c0be77db
SW
129 pin_mux_mmc();
130#endif
131
3f2997a4 132 /* Init is handled automatically in the driver-model case */
e007633b 133#if defined(CONFIG_DM_VIDEO)
716d9439 134 pin_mux_display();
9112ef8d 135#endif
3f82b1d3
TW
136 /* boot param addr */
137 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
5aff021c
WN
138
139 power_det_init();
140
1f2ba722 141#ifdef CONFIG_SYS_I2C_TEGRA
8723626d
SG
142# ifdef CONFIG_TEGRA_PMU
143 if (pmu_set_nominal())
144 debug("Failed to select nominal voltages\n");
c5b34a29
JZ
145# ifdef CONFIG_TEGRA_CLOCK_SCALING
146 err = board_emc_init();
147 if (err)
148 debug("Memory controller init failed: %d\n", err);
149# endif
150# endif /* CONFIG_TEGRA_PMU */
346451b5
SG
151#ifdef CONFIG_AS3722_POWER
152 err = as3722_init(NULL);
153 if (err && err != -ENODEV)
154 return err;
155#endif
1f2ba722 156#endif /* CONFIG_SYS_I2C_TEGRA */
3f82b1d3 157
f10393e5
SG
158#ifdef CONFIG_USB_EHCI_TEGRA
159 pin_mux_usb();
f10393e5 160#endif
16297cfb 161
e007633b 162#if defined(CONFIG_DM_VIDEO)
82776364
SG
163 board_id = tegra_board_id();
164 err = tegra_lcd_pmic_init(board_id);
165 if (err)
166 return err;
135a87ef 167#endif
f10393e5 168
c0720afb
LS
169#ifdef CONFIG_TEGRA_NAND
170 pin_mux_nand();
171#endif
172
79c7a90f
TR
173 tegra_xusb_padctl_init(gd->fdt_blob);
174
29f3e3f2 175#ifdef CONFIG_TEGRA_LP0
a49716aa
AM
176 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
177 warmboot_save_sdram_params();
178
67ac5797
SG
179 /* prepare the WB code to LP0 location */
180 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
181#endif
c96d709f 182 return nvidia_board_init();
3f82b1d3 183}
21ef6a10 184
3e00dbdf 185#ifdef CONFIG_BOARD_EARLY_INIT_F
cb7a1cf3
TR
186static void __gpio_early_init(void)
187{
188}
189
190void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
191
3e00dbdf
SG
192int board_early_init_f(void)
193{
dd8204de
SW
194#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
195#define USBCMD_FS2 (1 << 15)
196 {
197 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
198 writel(USBCMD_FS2, &usbctlr->usb_cmd);
199 }
200#endif
201
aa441877
TR
202 /* Do any special system timer/TSC setup */
203#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
204 if (!tegra_cpu_is_non_secure())
205#endif
206 arch_timer_init();
207
6d6c0bae 208 pinmux_init();
f46a9456 209 board_init_uart_f();
3e00dbdf
SG
210
211 /* Initialize periph GPIOs */
cb7a1cf3 212 gpio_early_init();
a04eba99 213 gpio_early_init_uart();
0cd10c7a 214
3e00dbdf
SG
215 return 0;
216}
217#endif /* EARLY_INIT */
1b24a50b
SG
218
219int board_late_init(void)
220{
73c38934
SW
221#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
222 if (tegra_cpu_is_non_secure()) {
223 printf("CPU is in NS mode\n");
224 setenv("cpu_ns_mode", "1");
225 } else {
226 setenv("cpu_ns_mode", "");
227 }
1b24a50b 228#endif
66999892
TW
229 start_cpu_fan();
230
1b24a50b
SG
231 return 0;
232}
c9aa831e 233
bbc1b99e
SW
234/*
235 * In some SW environments, a memory carve-out exists to house a secure
236 * monitor, a trusted OS, and/or various statically allocated media buffers.
237 *
238 * This carveout exists at the highest possible address that is within a
239 * 32-bit physical address space.
240 *
241 * This function returns the total size of this carve-out. At present, the
242 * returned value is hard-coded for simplicity. In the future, it may be
243 * possible to determine the carve-out size:
244 * - By querying some run-time information source, such as:
245 * - A structure passed to U-Boot by earlier boot software.
246 * - SoC registers.
247 * - A call into the secure monitor.
248 * - In the per-board U-Boot configuration header, based on knowledge of the
249 * SW environment that U-Boot is being built for.
250 *
251 * For now, we support two configurations in U-Boot:
252 * - 32-bit ports without any form of carve-out.
253 * - 64 bit ports which are assumed to use a carve-out of a conservatively
254 * hard-coded size.
255 */
256static ulong carveout_size(void)
257{
00f782a9 258#ifdef CONFIG_ARM64
bbc1b99e
SW
259 return SZ_512M;
260#else
261 return 0;
262#endif
263}
264
265/*
266 * Determine the amount of usable RAM below 4GiB, taking into account any
267 * carve-out that may be assigned.
268 */
269static ulong usable_ram_size_below_4g(void)
270{
271 ulong total_size_below_4g;
272 ulong usable_size_below_4g;
273
274 /*
275 * The total size of RAM below 4GiB is the lesser address of:
276 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
277 * (b) The size RAM physically present in the system.
278 */
279 if (gd->ram_size < SZ_2G)
280 total_size_below_4g = gd->ram_size;
281 else
282 total_size_below_4g = SZ_2G;
283
284 /* Calculate usable RAM by subtracting out any carve-out size */
285 usable_size_below_4g = total_size_below_4g - carveout_size();
286
287 return usable_size_below_4g;
288}
289
290/*
291 * Represent all available RAM in either one or two banks.
292 *
293 * The first bank describes any usable RAM below 4GiB.
294 * The second bank describes any RAM above 4GiB.
295 *
296 * This split is driven by the following requirements:
297 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
298 * property for memory below and above the 4GiB boundary. The layout of that
299 * DT property is directly driven by the entries in the U-Boot bank array.
300 * - The potential existence of a carve-out at the end of RAM below 4GiB can
301 * only be represented using multiple banks.
302 *
303 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
304 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
305 * command-line.
306 *
307 * This does mean that the DT U-Boot passes to the Linux kernel will not
308 * include this RAM in /memory/reg at all. An alternative would be to include
309 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
310 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
311 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
312 * mapping, so either way is acceptable.
313 *
314 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
315 * start address of that bank cannot be represented in the 32-bit .size
316 * field.
317 */
76b00aca 318int dram_init_banksize(void)
bbc1b99e
SW
319{
320 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
321 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
322
e81ca884
SG
323#ifdef CONFIG_PCI
324 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
325#endif
326
bbc1b99e
SW
327#ifdef CONFIG_PHYS_64BIT
328 if (gd->ram_size > SZ_2G) {
329 gd->bd->bi_dram[1].start = 0x100000000;
330 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
331 } else
332#endif
333 {
334 gd->bd->bi_dram[1].start = 0;
335 gd->bd->bi_dram[1].size = 0;
336 }
76b00aca
SG
337
338 return 0;
bbc1b99e
SW
339}
340
00f782a9
TR
341/*
342 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
343 * 32-bits of the physical address space. Cap the maximum usable RAM area
344 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
bbc1b99e
SW
345 * boundary that most devices can address. Also, don't let U-Boot use any
346 * carve-out, as mentioned above.
424afc0a 347 *
bbc1b99e
SW
348 * This function is called before dram_init_banksize(), so we can't simply
349 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
00f782a9
TR
350 */
351ulong board_get_usable_ram_top(ulong total_size)
352{
bbc1b99e 353 return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
00f782a9 354}