]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/powerpc/include/asm/processor.h
mpc85xx: fix interrupt init to not affect watchdog
[people/ms/u-boot.git] / arch / powerpc / include / asm / processor.h
CommitLineData
935ecca1
WD
1#ifndef __ASM_PPC_PROCESSOR_H
2#define __ASM_PPC_PROCESSOR_H
3
4/*
5 * Default implementation of macro that returns current
6 * instruction pointer ("program counter").
7 */
8#define current_text_addr() ({ __label__ _l; _l: &&_l;})
9
935ecca1
WD
10#include <asm/ptrace.h>
11#include <asm/types.h>
12
13/* Machine State Register (MSR) Fields */
14
15#ifdef CONFIG_PPC64BRIDGE
16#define MSR_SF (1<<63)
17#define MSR_ISF (1<<61)
18#endif /* CONFIG_PPC64BRIDGE */
1aeed8d7 19#define MSR_UCLE (1<<26) /* User-mode cache lock enable (e500) */
42d1f039 20#define MSR_VEC (1<<25) /* Enable AltiVec(74xx) */
1aeed8d7 21#define MSR_SPE (1<<25) /* Enable SPE(e500) */
935ecca1
WD
22#define MSR_POW (1<<18) /* Enable Power Management */
23#define MSR_WE (1<<18) /* Wait State Enable */
24#define MSR_TGPR (1<<17) /* TLB Update registers in use */
25#define MSR_CE (1<<17) /* Critical Interrupt Enable */
26#define MSR_ILE (1<<16) /* Interrupt Little Endian */
27#define MSR_EE (1<<15) /* External Interrupt Enable */
28#define MSR_PR (1<<14) /* Problem State / Privilege Level */
29#define MSR_FP (1<<13) /* Floating Point enable */
30#define MSR_ME (1<<12) /* Machine Check Enable */
31#define MSR_FE0 (1<<11) /* Floating Exception mode 0 */
32#define MSR_SE (1<<10) /* Single Step */
1aeed8d7
WD
33#define MSR_DWE (1<<10) /* Debug Wait Enable (4xx) */
34#define MSR_UBLE (1<<10) /* BTB lock enable (e500) */
935ecca1 35#define MSR_BE (1<<9) /* Branch Trace */
1636d1c8 36#define MSR_DE (1<<9) /* Debug Exception Enable */
935ecca1
WD
37#define MSR_FE1 (1<<8) /* Floating Exception mode 1 */
38#define MSR_IP (1<<6) /* Exception prefix 0x000/0xFFF */
1636d1c8 39#define MSR_IR (1<<5) /* Instruction Relocate */
1aeed8d7 40#define MSR_IS (1<<5) /* Book E Instruction space */
1636d1c8 41#define MSR_DR (1<<4) /* Data Relocate */
1aeed8d7 42#define MSR_DS (1<<4) /* Book E Data space */
935ecca1
WD
43#define MSR_PE (1<<3) /* Protection Enable */
44#define MSR_PX (1<<2) /* Protection Exclusive Mode */
1aeed8d7 45#define MSR_PMM (1<<2) /* Performance monitor mark bit (e500) */
935ecca1 46#define MSR_RI (1<<1) /* Recoverable Exception */
1636d1c8 47#define MSR_LE (1<<0) /* Little Endian */
935ecca1
WD
48
49#ifdef CONFIG_APUS_FAST_EXCEPT
50#define MSR_ MSR_ME|MSR_IP|MSR_RI
51#else
52#define MSR_ MSR_ME|MSR_RI
53#endif
42d1f039 54#ifndef CONFIG_E500
1aeed8d7 55#define MSR_KERNEL MSR_|MSR_IR|MSR_DR
42d1f039
WD
56#else
57#define MSR_KERNEL MSR_ME
58#endif
935ecca1
WD
59
60/* Floating Point Status and Control Register (FPSCR) Fields */
61
62#define FPSCR_FX 0x80000000 /* FPU exception summary */
63#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
64#define FPSCR_VX 0x20000000 /* Invalid operation summary */
65#define FPSCR_OX 0x10000000 /* Overflow exception summary */
66#define FPSCR_UX 0x08000000 /* Underflow exception summary */
67#define FPSCR_ZX 0x04000000 /* Zero-devide exception summary */
68#define FPSCR_XX 0x02000000 /* Inexact exception summary */
69#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
70#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
71#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
72#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
73#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
74#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
75#define FPSCR_FR 0x00040000 /* Fraction rounded */
76#define FPSCR_FI 0x00020000 /* Fraction inexact */
77#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
78#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
79#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
80#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
81#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
82#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
83#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
84#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
85#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
86#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
87#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
88#define FPSCR_RN 0x00000003 /* FPU rounding control */
89
90/* Special Purpose Registers (SPRNs)*/
91
f6ba9b56
EB
92/* PPC440 Architecture is BOOK-E */
93#ifdef CONFIG_440
94#define CONFIG_BOOKE
95#endif
96
58ea142f
MF
97#define SPRN_CCR0 0x3B3 /* Core Configuration Register 0 */
98#ifdef CONFIG_BOOKE
99#define SPRN_CCR1 0x378 /* Core Configuration Register for 440 only */
100#endif
3c74e32a
WD
101#define SPRN_CDBCR 0x3D7 /* Cache Debug Control Register */
102#define SPRN_CTR 0x009 /* Count Register */
103#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
42d1f039 104#ifndef CONFIG_BOOKE
3c74e32a
WD
105#define SPRN_DAC1 0x3F6 /* Data Address Compare 1 */
106#define SPRN_DAC2 0x3F7 /* Data Address Compare 2 */
42d1f039 107#else
1aeed8d7
WD
108#define SPRN_DAC1 0x13C /* Book E Data Address Compare 1 */
109#define SPRN_DAC2 0x13D /* Book E Data Address Compare 2 */
110#endif /* CONFIG_BOOKE */
3c74e32a
WD
111#define SPRN_DAR 0x013 /* Data Address Register */
112#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
113#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
114#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
115#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
116#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
117#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
118#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
119#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
1aeed8d7
WD
120#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
121#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
122#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
123#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
124#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
125#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
126#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
127#define SPRN_DBAT7U 0x23E /* Data BAT 7 Lower Register */
3c74e32a
WD
128#define SPRN_DBCR 0x3F2 /* Debug Control Regsiter */
129#define DBCR_EDM 0x80000000
130#define DBCR_IDM 0x40000000
131#define DBCR_RST(x) (((x) & 0x3) << 28)
1636d1c8
WD
132#define DBCR_RST_NONE 0
133#define DBCR_RST_CORE 1
134#define DBCR_RST_CHIP 2
3c74e32a
WD
135#define DBCR_RST_SYSTEM 3
136#define DBCR_IC 0x08000000 /* Instruction Completion Debug Evnt */
137#define DBCR_BT 0x04000000 /* Branch Taken Debug Event */
138#define DBCR_EDE 0x02000000 /* Exception Debug Event */
139#define DBCR_TDE 0x01000000 /* TRAP Debug Event */
140#define DBCR_FER 0x00F80000 /* First Events Remaining Mask */
141#define DBCR_FT 0x00040000 /* Freeze Timers on Debug Event */
142#define DBCR_IA1 0x00020000 /* Instr. Addr. Compare 1 Enable */
143#define DBCR_IA2 0x00010000 /* Instr. Addr. Compare 2 Enable */
144#define DBCR_D1R 0x00008000 /* Data Addr. Compare 1 Read Enable */
145#define DBCR_D1W 0x00004000 /* Data Addr. Compare 1 Write Enable */
146#define DBCR_D1S(x) (((x) & 0x3) << 12) /* Data Adrr. Compare 1 Size */
147#define DAC_BYTE 0
148#define DAC_HALF 1
149#define DAC_WORD 2
150#define DAC_QUAD 3
151#define DBCR_D2R 0x00000800 /* Data Addr. Compare 2 Read Enable */
152#define DBCR_D2W 0x00000400 /* Data Addr. Compare 2 Write Enable */
153#define DBCR_D2S(x) (((x) & 0x3) << 8) /* Data Addr. Compare 2 Size */
154#define DBCR_SBT 0x00000040 /* Second Branch Taken Debug Event */
155#define DBCR_SED 0x00000020 /* Second Exception Debug Event */
156#define DBCR_STD 0x00000010 /* Second Trap Debug Event */
157#define DBCR_SIA 0x00000008 /* Second IAC Enable */
158#define DBCR_SDA 0x00000004 /* Second DAC Enable */
159#define DBCR_JOI 0x00000002 /* JTAG Serial Outbound Int. Enable */
160#define DBCR_JII 0x00000001 /* JTAG Serial Inbound Int. Enable */
42d1f039 161#ifndef CONFIG_BOOKE
1aeed8d7 162#define SPRN_DBCR0 0x3F2 /* Debug Control Register 0 */
42d1f039 163#else
1aeed8d7 164#define SPRN_DBCR0 0x134 /* Book E Debug Control Register 0 */
42d1f039
WD
165#endif /* CONFIG_BOOKE */
166#ifndef CONFIG_BOOKE
3c74e32a
WD
167#define SPRN_DBCR1 0x3BD /* Debug Control Register 1 */
168#define SPRN_DBSR 0x3F0 /* Debug Status Register */
42d1f039 169#else
1aeed8d7 170#define SPRN_DBCR1 0x135 /* Book E Debug Control Register 1 */
58ea142f
MF
171#ifdef CONFIG_BOOKE
172#define SPRN_DBDR 0x3f3 /* Debug Data Register */
173#endif
1aeed8d7
WD
174#define SPRN_DBSR 0x130 /* Book E Debug Status Register */
175#define DBSR_IC 0x08000000 /* Book E Instruction Completion */
176#define DBSR_TIE 0x01000000 /* Book E Trap Instruction Event */
42d1f039 177#endif /* CONFIG_BOOKE */
3c74e32a
WD
178#define SPRN_DCCR 0x3FA /* Data Cache Cacheability Register */
179#define DCCR_NOCACHE 0 /* Noncacheable */
180#define DCCR_CACHE 1 /* Cacheable */
58ea142f
MF
181#ifndef CONFIG_BOOKE
182#define SPRN_DCDBTRL 0x39c /* Data Cache Debug Tag Register Low */
183#define SPRN_DCDBTRH 0x39d /* Data Cache Debug Tag Register High */
184#endif
3c74e32a
WD
185#define SPRN_DCMP 0x3D1 /* Data TLB Compare Register */
186#define SPRN_DCWR 0x3BA /* Data Cache Write-thru Register */
187#define DCWR_COPY 0 /* Copy-back */
188#define DCWR_WRITE 1 /* Write-through */
42d1f039 189#ifndef CONFIG_BOOKE
3c74e32a 190#define SPRN_DEAR 0x3D5 /* Data Error Address Register */
42d1f039 191#else
1aeed8d7 192#define SPRN_DEAR 0x03D /* Book E Data Error Address Register */
42d1f039 193#endif /* CONFIG_BOOKE */
3c74e32a
WD
194#define SPRN_DEC 0x016 /* Decrement Register */
195#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
58ea142f
MF
196#ifdef CONFIG_BOOKE
197#define SPRN_DNV0 0x390 /* Data Cache Normal Victim 0 */
198#define SPRN_DNV1 0x391 /* Data Cache Normal Victim 1 */
199#define SPRN_DNV2 0x392 /* Data Cache Normal Victim 2 */
200#define SPRN_DNV3 0x393 /* Data Cache Normal Victim 3 */
201#endif
3c74e32a 202#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
58ea142f
MF
203#ifdef CONFIG_BOOKE
204#define SPRN_DTV0 0x394 /* Data Cache Transient Victim 0 */
205#define SPRN_DTV1 0x395 /* Data Cache Transient Victim 1 */
206#define SPRN_DTV2 0x396 /* Data Cache Transient Victim 2 */
207#define SPRN_DTV3 0x397 /* Data Cache Transient Victim 3 */
208#define SPRN_DVLIM 0x398 /* Data Cache Victim Limit */
209#endif
3c74e32a 210#define SPRN_EAR 0x11A /* External Address Register */
42d1f039 211#ifndef CONFIG_BOOKE
3c74e32a 212#define SPRN_ESR 0x3D4 /* Exception Syndrome Register */
42d1f039 213#else
1aeed8d7 214#define SPRN_ESR 0x03E /* Book E Exception Syndrome Register */
42d1f039 215#endif /* CONFIG_BOOKE */
3c74e32a
WD
216#define ESR_IMCP 0x80000000 /* Instr. Machine Check - Protection */
217#define ESR_IMCN 0x40000000 /* Instr. Machine Check - Non-config */
218#define ESR_IMCB 0x20000000 /* Instr. Machine Check - Bus error */
219#define ESR_IMCT 0x10000000 /* Instr. Machine Check - Timeout */
220#define ESR_PIL 0x08000000 /* Program Exception - Illegal */
221#define ESR_PPR 0x04000000 /* Program Exception - Priveleged */
222#define ESR_PTR 0x02000000 /* Program Exception - Trap */
223#define ESR_DST 0x00800000 /* Storage Exception - Data miss */
224#define ESR_DIZ 0x00400000 /* Storage Exception - Zone fault */
225#define SPRN_EVPR 0x3D6 /* Exception Vector Prefix Register */
226#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
227#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
228#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
f046ccd1
EL
229
230#define HID0_ICE_SHIFT 15
231#define HID0_DCE_SHIFT 14
232#define HID0_DLOCK_SHIFT 12
233
3c74e32a
WD
234#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
235#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
236#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
237#define HID0_SBCLK (1<<27)
238#define HID0_EICE (1<<26)
239#define HID0_ECLK (1<<25)
240#define HID0_PAR (1<<24)
241#define HID0_DOZE (1<<23)
242#define HID0_NAP (1<<22)
243#define HID0_SLEEP (1<<21)
244#define HID0_DPM (1<<20)
f046ccd1
EL
245#define HID0_ICE (1<<HID0_ICE_SHIFT) /* Instruction Cache Enable */
246#define HID0_DCE (1<<HID0_DCE_SHIFT) /* Data Cache Enable */
61a21e98 247#define HID0_TBEN (1<<14) /* Time Base Enable */
3c74e32a 248#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
f046ccd1 249#define HID0_DLOCK (1<<HID0_DLOCK_SHIFT) /* Data Cache Lock */
3c74e32a
WD
250#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
251#define HID0_DCFI (1<<10) /* Data Cache Flash Invalidate */
252#define HID0_DCI HID0_DCFI
935ecca1 253#define HID0_SPD (1<<9) /* Speculative disable */
61a21e98 254#define HID0_ENMAS7 (1<<7) /* Enable MAS7 Update for 36-bit phys */
935ecca1 255#define HID0_SGE (1<<7) /* Store Gathering Enable */
3c74e32a 256#define HID0_SIED HID_SGE /* Serial Instr. Execution [Disable] */
935ecca1
WD
257#define HID0_DCFA (1<<6) /* Data Cache Flush Assist */
258#define HID0_BTIC (1<<5) /* Branch Target Instruction Cache Enable */
259#define HID0_ABE (1<<3) /* Address Broadcast Enable */
3c74e32a
WD
260#define HID0_BHTE (1<<2) /* Branch History Table Enable */
261#define HID0_BTCD (1<<1) /* Branch target cache disable */
262#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
81f481ca
AF
263#define HID1_RFXE (1<<17) /* Read Fault Exception Enable */
264#define HID1_ASTME (1<<13) /* Address bus streaming mode */
265#define HID1_ABE (1<<12) /* Address broadcast enable */
ff8473e9 266#define HID1_MBDD (1<<6) /* optimized sync instruction */
3c74e32a 267#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
42d1f039 268#ifndef CONFIG_BOOKE
3c74e32a
WD
269#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
270#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
42d1f039 271#else
1aeed8d7
WD
272#define SPRN_IAC1 0x138 /* Book E Instruction Address Compare 1 */
273#define SPRN_IAC2 0x139 /* Book E Instruction Address Compare 2 */
42d1f039 274#endif /* CONFIG_BOOKE */
3c74e32a
WD
275#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
276#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
277#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
278#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
279#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
280#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
281#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
282#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
1aeed8d7
WD
283#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
284#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
285#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
286#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
287#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
288#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
289#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
290#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
3c74e32a
WD
291#define SPRN_ICCR 0x3FB /* Instruction Cache Cacheability Register */
292#define ICCR_NOCACHE 0 /* Noncacheable */
293#define ICCR_CACHE 1 /* Cacheable */
294#define SPRN_ICDBDR 0x3D3 /* Instruction Cache Debug Data Register */
58ea142f
MF
295#ifdef CONFIG_BOOKE
296#define SPRN_ICDBTRL 0x39e /* instruction cache debug tag register low */
297#define SPRN_ICDBTRH 0x39f /* instruction cache debug tag register high */
298#endif
3c74e32a
WD
299#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
300#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
301#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
1636d1c8 302#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
58ea142f
MF
303#ifdef CONFIG_BOOKE
304#define SPRN_INV0 0x370 /* Instruction Cache Normal Victim 0 */
305#define SPRN_INV1 0x371 /* Instruction Cache Normal Victim 1 */
306#define SPRN_INV2 0x372 /* Instruction Cache Normal Victim 2 */
307#define SPRN_INV3 0x373 /* Instruction Cache Normal Victim 3 */
308#define SPRN_ITV0 0x374 /* Instruction Cache Transient Victim 0 */
309#define SPRN_ITV1 0x375 /* Instruction Cache Transient Victim 1 */
310#define SPRN_ITV2 0x376 /* Instruction Cache Transient Victim 2 */
311#define SPRN_ITV3 0x377 /* Instruction Cache Transient Victim 3 */
312#define SPRN_IVLIM 0x399 /* Instruction Cache Victim Limit */
313#endif
1aeed8d7 314#define SPRN_LDSTCR 0x3F8 /* Load/Store Control Register */
3c74e32a
WD
315#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
316#define SPRN_LR 0x008 /* Link Register */
1aeed8d7 317#define SPRN_MBAR 0x137 /* System memory base address */
3c74e32a
WD
318#define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
319#define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
58ea142f
MF
320#ifdef CONFIG_BOOKE
321#define SPRN_MMUCR 0x3b2 /* MMU Control Register */
322#endif
3c74e32a
WD
323#define SPRN_PBL1 0x3FC /* Protection Bound Lower 1 */
324#define SPRN_PBL2 0x3FE /* Protection Bound Lower 2 */
325#define SPRN_PBU1 0x3FD /* Protection Bound Upper 1 */
326#define SPRN_PBU2 0x3FF /* Protection Bound Upper 2 */
42d1f039 327#ifndef CONFIG_BOOKE
3c74e32a
WD
328#define SPRN_PID 0x3B1 /* Process ID */
329#define SPRN_PIR 0x3FF /* Processor Identification Register */
42d1f039 330#else
1aeed8d7
WD
331#define SPRN_PID 0x030 /* Book E Process ID */
332#define SPRN_PIR 0x11E /* Book E Processor Identification Register */
42d1f039 333#endif /* CONFIG_BOOKE */
3c74e32a
WD
334#define SPRN_PIT 0x3DB /* Programmable Interval Timer */
335#define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
336#define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
337#define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
338#define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
339#define SPRN_PVR 0x11F /* Processor Version Register */
340#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
58ea142f
MF
341#ifdef CONFIG_BOOKE
342#define SPRN_RSTCFG 0x39b /* Reset Configuration */
343#endif
3c74e32a
WD
344#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
345#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
346#define SPRN_SGR 0x3B9 /* Storage Guarded Register */
347#define SGR_NORMAL 0
348#define SGR_GUARDED 1
349#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
350#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
351#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
352#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
353#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
e01bd218
SR
354#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
355#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
356#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
357#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
3c74e32a
WD
358#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
359#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
360#define SPRN_SRR2 0x3DE /* Save/Restore Register 2 */
efa35cf1 361#define SPRN_SRR3 0x3DF /* Save/Restore Register 3 */
58ea142f 362
0ac6f8b7
WD
363#ifdef CONFIG_BOOKE
364#define SPRN_SVR 0x3FF /* System Version Register */
365#else
366#define SPRN_SVR 0x11E /* System Version Register */
367#endif
3c74e32a
WD
368#define SPRN_TBHI 0x3DC /* Time Base High */
369#define SPRN_TBHU 0x3CC /* Time Base High User-mode */
370#define SPRN_TBLO 0x3DD /* Time Base Low */
371#define SPRN_TBLU 0x3CD /* Time Base Low User-mode */
182e1069
SR
372#define SPRN_TBRL 0x10C /* Time Base Read Lower Register */
373#define SPRN_TBRU 0x10D /* Time Base Read Upper Register */
374#define SPRN_TBWL 0x11C /* Time Base Write Lower Register */
375#define SPRN_TBWU 0x11D /* Time Base Write Upper Register */
42d1f039 376#ifndef CONFIG_BOOKE
3c74e32a 377#define SPRN_TCR 0x3DA /* Timer Control Register */
42d1f039 378#else
1aeed8d7 379#define SPRN_TCR 0x154 /* Book E Timer Control Register */
42d1f039 380#endif /* CONFIG_BOOKE */
3c74e32a
WD
381#define TCR_WP(x) (((x)&0x3)<<30) /* WDT Period */
382#define WP_2_17 0 /* 2^17 clocks */
383#define WP_2_21 1 /* 2^21 clocks */
384#define WP_2_25 2 /* 2^25 clocks */
385#define WP_2_29 3 /* 2^29 clocks */
386#define TCR_WRC(x) (((x)&0x3)<<28) /* WDT Reset Control */
387#define WRC_NONE 0 /* No reset will occur */
388#define WRC_CORE 1 /* Core reset will occur */
389#define WRC_CHIP 2 /* Chip reset will occur */
390#define WRC_SYSTEM 3 /* System reset will occur */
391#define TCR_WIE 0x08000000 /* WDT Interrupt Enable */
392#define TCR_PIE 0x04000000 /* PIT Interrupt Enable */
393#define TCR_FP(x) (((x)&0x3)<<24) /* FIT Period */
394#define FP_2_9 0 /* 2^9 clocks */
395#define FP_2_13 1 /* 2^13 clocks */
396#define FP_2_17 2 /* 2^17 clocks */
397#define FP_2_21 3 /* 2^21 clocks */
398#define TCR_FIE 0x00800000 /* FIT Interrupt Enable */
399#define TCR_ARE 0x00400000 /* Auto Reload Enable */
400#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
401#define THRM1_TIN (1<<0)
402#define THRM1_TIV (1<<1)
403#define THRM1_THRES (0x7f<<2)
404#define THRM1_TID (1<<29)
405#define THRM1_TIE (1<<30)
406#define THRM1_V (1<<31)
407#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
408#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
409#define THRM3_E (1<<31)
1aeed8d7 410#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
42d1f039 411#ifndef CONFIG_BOOKE
3c74e32a 412#define SPRN_TSR 0x3D8 /* Timer Status Register */
42d1f039 413#else
1aeed8d7 414#define SPRN_TSR 0x150 /* Book E Timer Status Register */
42d1f039 415#endif /* CONFIG_BOOKE */
3c74e32a
WD
416#define TSR_ENW 0x80000000 /* Enable Next Watchdog */
417#define TSR_WIS 0x40000000 /* WDT Interrupt Status */
418#define TSR_WRS(x) (((x)&0x3)<<28) /* WDT Reset Status */
419#define WRS_NONE 0 /* No WDT reset occurred */
420#define WRS_CORE 1 /* WDT forced core reset */
421#define WRS_CHIP 2 /* WDT forced chip reset */
422#define WRS_SYSTEM 3 /* WDT forced system reset */
423#define TSR_PIS 0x08000000 /* PIT Interrupt Status */
424#define TSR_FIS 0x04000000 /* FIT Interrupt Status */
425#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
426#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
427#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
428#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
429#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
430#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
431#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
432#define SPRN_XER 0x001 /* Fixed Point Exception Register */
433#define SPRN_ZPR 0x3B0 /* Zone Protection Register */
935ecca1 434
42d1f039
WD
435/* Book E definitions */
436#define SPRN_DECAR 0x036 /* Decrementer Auto Reload Register */
437#define SPRN_CSRR0 0x03A /* Critical SRR0 */
438#define SPRN_CSRR1 0x03B /* Critical SRR0 */
3c74e32a 439#define SPRN_IVPR 0x03F /* Interrupt Vector Prefix Register */
42d1f039 440#define SPRN_USPRG0 0x100 /* User Special Purpose Register General 0 */
3c74e32a
WD
441#define SPRN_SPRG4R 0x104 /* Special Purpose Register General 4 Read */
442#define SPRN_SPRG5R 0x105 /* Special Purpose Register General 5 Read */
443#define SPRN_SPRG6R 0x106 /* Special Purpose Register General 6 Read */
444#define SPRN_SPRG7R 0x107 /* Special Purpose Register General 7 Read */
445#define SPRN_SPRG4W 0x114 /* Special Purpose Register General 4 Write */
446#define SPRN_SPRG5W 0x115 /* Special Purpose Register General 5 Write */
447#define SPRN_SPRG6W 0x116 /* Special Purpose Register General 6 Write */
448#define SPRN_SPRG7W 0x117 /* Special Purpose Register General 7 Write */
42d1f039 449#define SPRN_DBCR2 0x136 /* Debug Control Register 2 */
3c74e32a
WD
450#define SPRN_IAC3 0x13A /* Instruction Address Compare 3 */
451#define SPRN_IAC4 0x13B /* Instruction Address Compare 4 */
42d1f039
WD
452#define SPRN_DVC1 0x13E /* Data Value Compare Register 1 */
453#define SPRN_DVC2 0x13F /* Data Value Compare Register 2 */
454#define SPRN_IVOR0 0x190 /* Interrupt Vector Offset Register 0 */
455#define SPRN_IVOR1 0x191 /* Interrupt Vector Offset Register 1 */
456#define SPRN_IVOR2 0x192 /* Interrupt Vector Offset Register 2 */
457#define SPRN_IVOR3 0x193 /* Interrupt Vector Offset Register 3 */
458#define SPRN_IVOR4 0x194 /* Interrupt Vector Offset Register 4 */
459#define SPRN_IVOR5 0x195 /* Interrupt Vector Offset Register 5 */
460#define SPRN_IVOR6 0x196 /* Interrupt Vector Offset Register 6 */
461#define SPRN_IVOR7 0x197 /* Interrupt Vector Offset Register 7 */
462#define SPRN_IVOR8 0x198 /* Interrupt Vector Offset Register 8 */
463#define SPRN_IVOR9 0x199 /* Interrupt Vector Offset Register 9 */
464#define SPRN_IVOR10 0x19a /* Interrupt Vector Offset Register 10 */
465#define SPRN_IVOR11 0x19b /* Interrupt Vector Offset Register 11 */
466#define SPRN_IVOR12 0x19c /* Interrupt Vector Offset Register 12 */
467#define SPRN_IVOR13 0x19d /* Interrupt Vector Offset Register 13 */
468#define SPRN_IVOR14 0x19e /* Interrupt Vector Offset Register 14 */
469#define SPRN_IVOR15 0x19f /* Interrupt Vector Offset Register 15 */
26f4cdba
KG
470#define SPRN_IVOR38 0x1b0 /* Interrupt Vector Offset Register 38 */
471#define SPRN_IVOR39 0x1b1 /* Interrupt Vector Offset Register 39 */
472#define SPRN_IVOR40 0x1b2 /* Interrupt Vector Offset Register 40 */
473#define SPRN_IVOR41 0x1b3 /* Interrupt Vector Offset Register 41 */
474#define SPRN_GIVOR2 0x1b8 /* Guest Interrupt Vector Offset Register 2 */
475#define SPRN_GIVOR3 0x1b9 /* Guest Interrupt Vector Offset Register 3 */
476#define SPRN_GIVOR4 0x1ba /* Guest Interrupt Vector Offset Register 4 */
477#define SPRN_GIVOR8 0x1bb /* Guest Interrupt Vector Offset Register 8 */
478#define SPRN_GIVOR13 0x1bc /* Guest Interrupt Vector Offset Register 13 */
479#define SPRN_GIVOR14 0x1bd /* Guest Interrupt Vector Offset Register 14 */
42d1f039
WD
480
481/* e500 definitions */
1aeed8d7
WD
482#define SPRN_L1CFG0 0x203 /* L1 Cache Configuration Register 0 */
483#define SPRN_L1CFG1 0x204 /* L1 Cache Configuration Register 1 */
7f9f4347 484#define SPRN_L2CFG0 0x207 /* L2 Cache Configuration Register 0 */
1aeed8d7
WD
485#define SPRN_L1CSR0 0x3f2 /* L1 Data Cache Control and Status Register 0 */
486#define L1CSR0_CPE 0x00010000 /* Data Cache Parity Enable */
33eee330 487#define L1CSR0_CUL 0x00000400 /* (D-)Cache Unable to Lock */
33f57bd5 488#define L1CSR0_DCLFR 0x00000100 /* D-Cache Lock Flash Reset */
1aeed8d7
WD
489#define L1CSR0_DCFI 0x00000002 /* Data Cache Flash Invalidate */
490#define L1CSR0_DCE 0x00000001 /* Data Cache Enable */
491#define SPRN_L1CSR1 0x3f3 /* L1 Instruction Cache Control and Status Register 1 */
492#define L1CSR1_CPE 0x00010000 /* Instruction Cache Parity Enable */
33eee330 493#define L1CSR1_ICUL 0x00000400 /* I-Cache Unable to Lock */
33f57bd5 494#define L1CSR1_ICLFR 0x00000100 /* I-Cache Lock Flash Reset */
1aeed8d7
WD
495#define L1CSR1_ICFI 0x00000002 /* Instruction Cache Flash Invalidate */
496#define L1CSR1_ICE 0x00000001 /* Instruction Cache Enable */
7f9f4347 497#define SPRN_L1CSR2 0x25e /* L1 Data Cache Control and Status Register 2 */
fd3c9bef 498#define L1CSR2_DCWS 0x40000000 /* Data Cache Write Shadow */
7f9f4347
KG
499#define SPRN_L2CSR0 0x3f9 /* L2 Data Cache Control and Status Register 0 */
500#define L2CSR0_L2E 0x80000000 /* L2 Cache Enable */
501#define L2CSR0_L2PE 0x40000000 /* L2 Cache Parity/ECC Enable */
502#define L2CSR0_L2WP 0x1c000000 /* L2 I/D Way Partioning */
503#define L2CSR0_L2CM 0x03000000 /* L2 Cache Coherency Mode */
504#define L2CSR0_L2FI 0x00200000 /* L2 Cache Flash Invalidate */
505#define L2CSR0_L2IO 0x00100000 /* L2 Cache Instruction Only */
506#define L2CSR0_L2DO 0x00010000 /* L2 Cache Data Only */
507#define L2CSR0_L2REP 0x00003000 /* L2 Line Replacement Algo */
9cd95ac7
JY
508
509/* e6500 */
510#define L2CSR0_L2REP_SPLRUAGE 0x00000000 /* L2REP Streaming PLRU with Aging */
511#define L2CSR0_L2REP_FIFO 0x00001000 /* L2REP FIFO */
512#define L2CSR0_L2REP_SPLRU 0x00002000 /* L2REP Streaming PLRU */
513#define L2CSR0_L2REP_PLRU 0x00003000 /* L2REP PLRU */
514
515#define L2CSR0_L2REP_MODE L2CSR0_L2REP_SPLRUAGE
516
7f9f4347
KG
517#define L2CSR0_L2FL 0x00000800 /* L2 Cache Flush */
518#define L2CSR0_L2LFC 0x00000400 /* L2 Cache Lock Flash Clear */
519#define L2CSR0_L2LOA 0x00000080 /* L2 Cache Lock Overflow Allocate */
520#define L2CSR0_L2LO 0x00000020 /* L2 Cache Lock Overflow */
521#define SPRN_L2CSR1 0x3fa /* L2 Data Cache Control and Status Register 1 */
42d1f039 522
f8523cb0
KG
523#define SPRN_TLB0CFG 0x2B0 /* TLB 0 Config Register */
524#define SPRN_TLB1CFG 0x2B1 /* TLB 1 Config Register */
3ea21536 525#define TLBnCFG_NENTRY_MASK 0x00000fff
50cf3d17
KG
526#define SPRN_TLB0PS 0x158 /* TLB 0 Page Size Register */
527#define SPRN_TLB1PS 0x159 /* TLB 1 Page Size Register */
3c74e32a 528#define SPRN_MMUCSR0 0x3f4 /* MMU control and status register 0 */
50cf3d17
KG
529#define SPRN_MMUCFG 0x3F7 /* MMU Configuration Register */
530#define MMUCFG_MAVN 0x00000003 /* MMU Architecture Version Number */
531#define MMUCFG_MAVN_V1 0x00000000 /* v1.0 */
532#define MMUCFG_MAVN_V2 0x00000001 /* v2.0 */
1aeed8d7
WD
533#define SPRN_MAS0 0x270 /* MMU Assist Register 0 */
534#define SPRN_MAS1 0x271 /* MMU Assist Register 1 */
535#define SPRN_MAS2 0x272 /* MMU Assist Register 2 */
536#define SPRN_MAS3 0x273 /* MMU Assist Register 3 */
537#define SPRN_MAS4 0x274 /* MMU Assist Register 4 */
538#define SPRN_MAS5 0x275 /* MMU Assist Register 5 */
539#define SPRN_MAS6 0x276 /* MMU Assist Register 6 */
d9b94f28 540#define SPRN_MAS7 0x3B0 /* MMU Assist Register 7 */
dcc87dd5 541#define SPRN_MAS8 0x155 /* MMU Assist Register 8 */
42d1f039 542
1aeed8d7
WD
543#define SPRN_IVOR32 0x210 /* Interrupt Vector Offset Register 32 */
544#define SPRN_IVOR33 0x211 /* Interrupt Vector Offset Register 33 */
545#define SPRN_IVOR34 0x212 /* Interrupt Vector Offset Register 34 */
546#define SPRN_IVOR35 0x213 /* Interrupt Vector Offset Register 35 */
26f4cdba
KG
547#define SPRN_IVOR36 0x214 /* Interrupt Vector Offset Register 36 */
548#define SPRN_IVOR37 0x215 /* Interrupt Vector Offset Register 37 */
1aeed8d7 549#define SPRN_SPEFSCR 0x200 /* SPE & Embedded FP Status & Control */
42d1f039 550
1aeed8d7
WD
551#define SPRN_MCSRR0 0x23a /* Machine Check Save and Restore Register 0 */
552#define SPRN_MCSRR1 0x23b /* Machine Check Save and Restore Register 1 */
42d1f039 553#define SPRN_BUCSR 0x3f5 /* Branch Control and Status Register */
ae391392
KG
554#define BUCSR_STAC_EN 0x01000000 /* Segment target addr cache enable */
555#define BUCSR_LS_EN 0x00400000 /* Link stack enable */
69bcf5bc
KG
556#define BUCSR_BBFI 0x00000200 /* Branch buffer flash invalidate */
557#define BUCSR_BPEN 0x00000001 /* Branch prediction enable */
ae391392 558#define BUCSR_ENABLE (BUCSR_STAC_EN|BUCSR_LS_EN|BUCSR_BBFI|BUCSR_BPEN)
1aeed8d7
WD
559#define SPRN_BBEAR 0x201 /* Branch Buffer Entry Address Register */
560#define SPRN_BBTAR 0x202 /* Branch Buffer Target Address Register */
561#define SPRN_PID1 0x279 /* Process ID Register 1 */
562#define SPRN_PID2 0x27a /* Process ID Register 2 */
42d1f039 563#define SPRN_MCSR 0x23c /* Machine Check Syndrome register */
61a21e98 564#define SPRN_MCAR 0x23d /* Machine Check Address register */
efa35cf1
GB
565#define MCSR_MCS 0x80000000 /* Machine Check Summary */
566#define MCSR_IB 0x40000000 /* Instruction PLB Error */
c821b5f1 567#if defined(CONFIG_440)
efa35cf1
GB
568#define MCSR_DRB 0x20000000 /* Data Read PLB Error */
569#define MCSR_DWB 0x10000000 /* Data Write PLB Error */
c821b5f1
GE
570#else
571#define MCSR_DB 0x20000000 /* Data PLB Error */
572#endif /* defined(CONFIG_440) */
efa35cf1
GB
573#define MCSR_TLBP 0x08000000 /* TLB Parity Error */
574#define MCSR_ICP 0x04000000 /* I-Cache Parity Error */
575#define MCSR_DCSP 0x02000000 /* D-Cache Search Parity Error */
576#define MCSR_DCFP 0x01000000 /* D-Cache Flush Parity Error */
577#define MCSR_IMPE 0x00800000 /* Imprecise Machine Check Exception */
1aeed8d7 578#define ESR_ST 0x00800000 /* Store Operation */
42d1f039 579
debb7354 580#if defined(CONFIG_MPC86xx)
cfc7a7f5
JL
581#define SPRN_MSSCR0 0x3f6
582#define SPRN_MSSSR0 0x3f7
debb7354
JL
583#endif
584
cd7ad629
AF
585#define SPRN_HDBCR0 0x3d0
586#define SPRN_HDBCR1 0x3d1
587#define SPRN_HDBCR2 0x3d2
588#define SPRN_HDBCR3 0x3d3
589#define SPRN_HDBCR4 0x3d4
590#define SPRN_HDBCR5 0x3d5
591#define SPRN_HDBCR6 0x3d6
592#define SPRN_HDBCR7 0x277
593#define SPRN_HDBCR8 0x278
594
935ecca1
WD
595/* Short-hand versions for a number of the above SPRNs */
596
3c74e32a
WD
597#define CTR SPRN_CTR /* Counter Register */
598#define DAR SPRN_DAR /* Data Address Register */
599#define DABR SPRN_DABR /* Data Address Breakpoint Register */
600#define DAC1 SPRN_DAC1 /* Data Address Register 1 */
601#define DAC2 SPRN_DAC2 /* Data Address Register 2 */
602#define DBAT0L SPRN_DBAT0L /* Data BAT 0 Lower Register */
603#define DBAT0U SPRN_DBAT0U /* Data BAT 0 Upper Register */
604#define DBAT1L SPRN_DBAT1L /* Data BAT 1 Lower Register */
605#define DBAT1U SPRN_DBAT1U /* Data BAT 1 Upper Register */
606#define DBAT2L SPRN_DBAT2L /* Data BAT 2 Lower Register */
607#define DBAT2U SPRN_DBAT2U /* Data BAT 2 Upper Register */
608#define DBAT3L SPRN_DBAT3L /* Data BAT 3 Lower Register */
609#define DBAT3U SPRN_DBAT3U /* Data BAT 3 Upper Register */
1aeed8d7
WD
610#define DBAT4L SPRN_DBAT4L /* Data BAT 4 Lower Register */
611#define DBAT4U SPRN_DBAT4U /* Data BAT 4 Upper Register */
612#define DBAT5L SPRN_DBAT5L /* Data BAT 5 Lower Register */
613#define DBAT5U SPRN_DBAT5U /* Data BAT 5 Upper Register */
614#define DBAT6L SPRN_DBAT6L /* Data BAT 6 Lower Register */
615#define DBAT6U SPRN_DBAT6U /* Data BAT 6 Upper Register */
616#define DBAT7L SPRN_DBAT7L /* Data BAT 7 Lower Register */
617#define DBAT7U SPRN_DBAT7U /* Data BAT 7 Upper Register */
3c74e32a
WD
618#define DBCR0 SPRN_DBCR0 /* Debug Control Register 0 */
619#define DBCR1 SPRN_DBCR1 /* Debug Control Register 1 */
620#define DBSR SPRN_DBSR /* Debug Status Register */
1636d1c8
WD
621#define DCMP SPRN_DCMP /* Data TLB Compare Register */
622#define DEC SPRN_DEC /* Decrement Register */
623#define DMISS SPRN_DMISS /* Data TLB Miss Register */
3c74e32a 624#define DSISR SPRN_DSISR /* Data Storage Interrupt Status Register */
1636d1c8 625#define EAR SPRN_EAR /* External Address Register */
3c74e32a
WD
626#define ESR SPRN_ESR /* Exception Syndrome Register */
627#define HASH1 SPRN_HASH1 /* Primary Hash Address Register */
628#define HASH2 SPRN_HASH2 /* Secondary Hash Address Register */
629#define HID0 SPRN_HID0 /* Hardware Implementation Register 0 */
630#define HID1 SPRN_HID1 /* Hardware Implementation Register 1 */
1636d1c8 631#define IABR SPRN_IABR /* Instruction Address Breakpoint Register */
3c74e32a
WD
632#define IAC1 SPRN_IAC1 /* Instruction Address Register 1 */
633#define IAC2 SPRN_IAC2 /* Instruction Address Register 2 */
634#define IBAT0L SPRN_IBAT0L /* Instruction BAT 0 Lower Register */
635#define IBAT0U SPRN_IBAT0U /* Instruction BAT 0 Upper Register */
636#define IBAT1L SPRN_IBAT1L /* Instruction BAT 1 Lower Register */
637#define IBAT1U SPRN_IBAT1U /* Instruction BAT 1 Upper Register */
638#define IBAT2L SPRN_IBAT2L /* Instruction BAT 2 Lower Register */
639#define IBAT2U SPRN_IBAT2U /* Instruction BAT 2 Upper Register */
640#define IBAT3L SPRN_IBAT3L /* Instruction BAT 3 Lower Register */
641#define IBAT3U SPRN_IBAT3U /* Instruction BAT 3 Upper Register */
642#define IBAT4L SPRN_IBAT4L /* Instruction BAT 4 Lower Register */
643#define IBAT4U SPRN_IBAT4U /* Instruction BAT 4 Upper Register */
644#define IBAT5L SPRN_IBAT5L /* Instruction BAT 5 Lower Register */
645#define IBAT5U SPRN_IBAT5U /* Instruction BAT 5 Upper Register */
646#define IBAT6L SPRN_IBAT6L /* Instruction BAT 6 Lower Register */
647#define IBAT6U SPRN_IBAT6U /* Instruction BAT 6 Upper Register */
1636d1c8 648#define IBAT7L SPRN_IBAT7L /* Instruction BAT 7 Lower Register */
3c74e32a
WD
649#define IBAT7U SPRN_IBAT7U /* Instruction BAT 7 Lower Register */
650#define ICMP SPRN_ICMP /* Instruction TLB Compare Register */
651#define IMISS SPRN_IMISS /* Instruction TLB Miss Register */
1636d1c8 652#define IMMR SPRN_IMMR /* PPC 860/821 Internal Memory Map Register */
1aeed8d7 653#define LDSTCR SPRN_LDSTCR /* Load/Store Control Register */
1636d1c8 654#define L2CR SPRN_L2CR /* PPC 750 L2 control register */
3c74e32a 655#define LR SPRN_LR
1aeed8d7 656#define MBAR SPRN_MBAR /* System memory base address */
debb7354 657#if defined(CONFIG_MPC86xx)
2e4d94f1 658#define MSSCR0 SPRN_MSSCR0
debb7354
JL
659#endif
660#if defined(CONFIG_E500) || defined(CONFIG_MPC86xx)
42d1f039
WD
661#define PIR SPRN_PIR
662#endif
36c72877 663#define SVR SPRN_SVR /* System-On-Chip Version Register */
3c74e32a
WD
664#define PVR SPRN_PVR /* Processor Version */
665#define RPA SPRN_RPA /* Required Physical Address Register */
1636d1c8 666#define SDR1 SPRN_SDR1 /* MMU hash base register */
3c74e32a
WD
667#define SPR0 SPRN_SPRG0 /* Supervisor Private Registers */
668#define SPR1 SPRN_SPRG1
669#define SPR2 SPRN_SPRG2
670#define SPR3 SPRN_SPRG3
1aeed8d7
WD
671#define SPRG0 SPRN_SPRG0
672#define SPRG1 SPRN_SPRG1
673#define SPRG2 SPRN_SPRG2
674#define SPRG3 SPRN_SPRG3
675#define SPRG4 SPRN_SPRG4
676#define SPRG5 SPRN_SPRG5
677#define SPRG6 SPRN_SPRG6
678#define SPRG7 SPRN_SPRG7
3c74e32a
WD
679#define SRR0 SPRN_SRR0 /* Save and Restore Register 0 */
680#define SRR1 SPRN_SRR1 /* Save and Restore Register 1 */
efa35cf1
GB
681#define SRR2 SPRN_SRR2 /* Save and Restore Register 2 */
682#define SRR3 SPRN_SRR3 /* Save and Restore Register 3 */
0ac6f8b7 683#define SVR SPRN_SVR /* System Version Register */
3c74e32a
WD
684#define TBRL SPRN_TBRL /* Time Base Read Lower Register */
685#define TBRU SPRN_TBRU /* Time Base Read Upper Register */
686#define TBWL SPRN_TBWL /* Time Base Write Lower Register */
687#define TBWU SPRN_TBWU /* Time Base Write Upper Register */
688#define TCR SPRN_TCR /* Timer Control Register */
689#define TSR SPRN_TSR /* Timer Status Register */
935ecca1 690#define ICTC 1019
3c74e32a
WD
691#define THRM1 SPRN_THRM1 /* Thermal Management Register 1 */
692#define THRM2 SPRN_THRM2 /* Thermal Management Register 2 */
693#define THRM3 SPRN_THRM3 /* Thermal Management Register 3 */
694#define XER SPRN_XER
935ecca1 695
3c74e32a
WD
696#define DECAR SPRN_DECAR
697#define CSRR0 SPRN_CSRR0
698#define CSRR1 SPRN_CSRR1
699#define IVPR SPRN_IVPR
ae624168 700#define USPRG0 SPRN_USPRG
3c74e32a
WD
701#define SPRG4R SPRN_SPRG4R
702#define SPRG5R SPRN_SPRG5R
703#define SPRG6R SPRN_SPRG6R
704#define SPRG7R SPRN_SPRG7R
705#define SPRG4W SPRN_SPRG4W
706#define SPRG5W SPRN_SPRG5W
707#define SPRG6W SPRN_SPRG6W
708#define SPRG7W SPRN_SPRG7W
42d1f039 709#define DEAR SPRN_DEAR
3c74e32a
WD
710#define DBCR2 SPRN_DBCR2
711#define IAC3 SPRN_IAC3
712#define IAC4 SPRN_IAC4
713#define DVC1 SPRN_DVC1
714#define DVC2 SPRN_DVC2
715#define IVOR0 SPRN_IVOR0
716#define IVOR1 SPRN_IVOR1
717#define IVOR2 SPRN_IVOR2
718#define IVOR3 SPRN_IVOR3
719#define IVOR4 SPRN_IVOR4
720#define IVOR5 SPRN_IVOR5
721#define IVOR6 SPRN_IVOR6
722#define IVOR7 SPRN_IVOR7
723#define IVOR8 SPRN_IVOR8
724#define IVOR9 SPRN_IVOR9
725#define IVOR10 SPRN_IVOR10
726#define IVOR11 SPRN_IVOR11
727#define IVOR12 SPRN_IVOR12
728#define IVOR13 SPRN_IVOR13
729#define IVOR14 SPRN_IVOR14
730#define IVOR15 SPRN_IVOR15
42d1f039
WD
731#define IVOR32 SPRN_IVOR32
732#define IVOR33 SPRN_IVOR33
733#define IVOR34 SPRN_IVOR34
734#define IVOR35 SPRN_IVOR35
735#define MCSRR0 SPRN_MCSRR0
736#define MCSRR1 SPRN_MCSRR1
1636d1c8 737#define L1CSR0 SPRN_L1CSR0
42d1f039 738#define L1CSR1 SPRN_L1CSR1
7f9f4347 739#define L1CSR2 SPRN_L1CSR2
b009f3ec
KG
740#define L1CFG0 SPRN_L1CFG0
741#define L1CFG1 SPRN_L1CFG1
7f9f4347
KG
742#define L2CFG0 SPRN_L2CFG0
743#define L2CSR0 SPRN_L2CSR0
744#define L2CSR1 SPRN_L2CSR1
42d1f039
WD
745#define MCSR SPRN_MCSR
746#define MMUCSR0 SPRN_MMUCSR0
747#define BUCSR SPRN_BUCSR
748#define PID0 SPRN_PID
749#define PID1 SPRN_PID1
750#define PID2 SPRN_PID2
751#define MAS0 SPRN_MAS0
1636d1c8 752#define MAS1 SPRN_MAS1
42d1f039
WD
753#define MAS2 SPRN_MAS2
754#define MAS3 SPRN_MAS3
755#define MAS4 SPRN_MAS4
756#define MAS5 SPRN_MAS5
757#define MAS6 SPRN_MAS6
d9b94f28 758#define MAS7 SPRN_MAS7
dcc87dd5 759#define MAS8 SPRN_MAS8
935ecca1 760
cc3023b9
RJ
761#if defined(CONFIG_4xx) || defined(CONFIG_44x) || defined(CONFIG_MPC85xx)
762#define DAR_DEAR DEAR
763#else
764#define DAR_DEAR DAR
765#endif
766
935ecca1
WD
767/* Device Control Registers */
768
3c74e32a
WD
769#define DCRN_BEAR 0x090 /* Bus Error Address Register */
770#define DCRN_BESR 0x091 /* Bus Error Syndrome Register */
1636d1c8 771#define BESR_DSES 0x80000000 /* Data-Side Error Status */
3c74e32a
WD
772#define BESR_DMES 0x40000000 /* DMA Error Status */
773#define BESR_RWS 0x20000000 /* Read/Write Status */
774#define BESR_ETMASK 0x1C000000 /* Error Type */
775#define ET_PROT 0
776#define ET_PARITY 1
777#define ET_NCFG 2
778#define ET_BUSERR 4
779#define ET_BUSTO 6
780#define DCRN_DMACC0 0x0C4 /* DMA Chained Count Register 0 */
781#define DCRN_DMACC1 0x0CC /* DMA Chained Count Register 1 */
782#define DCRN_DMACC2 0x0D4 /* DMA Chained Count Register 2 */
1aeed8d7
WD
783#define DCRN_DMACC3 0x0DC /* DMA Chained Count Register 3 */
784#define DCRN_DMACR0 0x0C0 /* DMA Channel Control Register 0 */
785#define DCRN_DMACR1 0x0C8 /* DMA Channel Control Register 1 */
786#define DCRN_DMACR2 0x0D0 /* DMA Channel Control Register 2 */
787#define DCRN_DMACR3 0x0D8 /* DMA Channel Control Register 3 */
788#define DCRN_DMACT0 0x0C1 /* DMA Count Register 0 */
789#define DCRN_DMACT1 0x0C9 /* DMA Count Register 1 */
790#define DCRN_DMACT2 0x0D1 /* DMA Count Register 2 */
791#define DCRN_DMACT3 0x0D9 /* DMA Count Register 3 */
792#define DCRN_DMADA0 0x0C2 /* DMA Destination Address Register 0 */
793#define DCRN_DMADA1 0x0CA /* DMA Destination Address Register 1 */
794#define DCRN_DMADA2 0x0D2 /* DMA Destination Address Register 2 */
795#define DCRN_DMADA3 0x0DA /* DMA Destination Address Register 3 */
796#define DCRN_DMASA0 0x0C3 /* DMA Source Address Register 0 */
797#define DCRN_DMASA1 0x0CB /* DMA Source Address Register 1 */
798#define DCRN_DMASA2 0x0D3 /* DMA Source Address Register 2 */
799#define DCRN_DMASA3 0x0DB /* DMA Source Address Register 3 */
800#define DCRN_DMASR 0x0E0 /* DMA Status Register */
801#define DCRN_EXIER 0x042 /* External Interrupt Enable Register */
3c74e32a
WD
802#define EXIER_CIE 0x80000000 /* Critical Interrupt Enable */
803#define EXIER_SRIE 0x08000000 /* Serial Port Rx Int. Enable */
804#define EXIER_STIE 0x04000000 /* Serial Port Tx Int. Enable */
805#define EXIER_JRIE 0x02000000 /* JTAG Serial Port Rx Int. Enable */
806#define EXIER_JTIE 0x01000000 /* JTAG Serial Port Tx Int. Enable */
807#define EXIER_D0IE 0x00800000 /* DMA Channel 0 Interrupt Enable */
808#define EXIER_D1IE 0x00400000 /* DMA Channel 1 Interrupt Enable */
809#define EXIER_D2IE 0x00200000 /* DMA Channel 2 Interrupt Enable */
810#define EXIER_D3IE 0x00100000 /* DMA Channel 3 Interrupt Enable */
811#define EXIER_E0IE 0x00000010 /* External Interrupt 0 Enable */
812#define EXIER_E1IE 0x00000008 /* External Interrupt 1 Enable */
813#define EXIER_E2IE 0x00000004 /* External Interrupt 2 Enable */
814#define EXIER_E3IE 0x00000002 /* External Interrupt 3 Enable */
815#define EXIER_E4IE 0x00000001 /* External Interrupt 4 Enable */
1aeed8d7
WD
816#define DCRN_EXISR 0x040 /* External Interrupt Status Register */
817#define DCRN_IOCR 0x0A0 /* Input/Output Configuration Register */
3c74e32a
WD
818#define IOCR_E0TE 0x80000000
819#define IOCR_E0LP 0x40000000
820#define IOCR_E1TE 0x20000000
821#define IOCR_E1LP 0x10000000
822#define IOCR_E2TE 0x08000000
823#define IOCR_E2LP 0x04000000
824#define IOCR_E3TE 0x02000000
825#define IOCR_E3LP 0x01000000
826#define IOCR_E4TE 0x00800000
827#define IOCR_E4LP 0x00400000
1636d1c8
WD
828#define IOCR_EDT 0x00080000
829#define IOCR_SOR 0x00040000
3c74e32a
WD
830#define IOCR_EDO 0x00008000
831#define IOCR_2XC 0x00004000
832#define IOCR_ATC 0x00002000
833#define IOCR_SPD 0x00001000
834#define IOCR_BEM 0x00000800
835#define IOCR_PTD 0x00000400
836#define IOCR_ARE 0x00000080
837#define IOCR_DRC 0x00000020
838#define IOCR_RDM(x) (((x) & 0x3) << 3)
839#define IOCR_TCS 0x00000004
840#define IOCR_SCS 0x00000002
841#define IOCR_SPC 0x00000001
935ecca1 842
36c72877
WD
843/* System-On-Chip Version Register */
844
845/* System-On-Chip Version Register (SVR) field extraction */
846
847#define SVR_VER(svr) (((svr) >> 16) & 0xFFFF) /* Version field */
9c3f77eb 848#define SVR_REV(svr) (((svr) >> 0) & 0xFF) /* Revision field */
36c72877 849
1aeed8d7
WD
850#define SVR_CID(svr) (((svr) >> 28) & 0x0F) /* Company or manufacturer ID */
851#define SVR_SOCOP(svr) (((svr) >> 22) & 0x3F) /* SOC integration options */
852#define SVR_SID(svr) (((svr) >> 16) & 0x3F) /* SOC ID */
853#define SVR_PROC(svr) (((svr) >> 12) & 0x0F) /* Process revision field */
854#define SVR_MFG(svr) (((svr) >> 8) & 0x0F) /* Manufacturing revision */
855#define SVR_MJREV(svr) (((svr) >> 4) & 0x0F) /* Major SOC design revision indicator */
856#define SVR_MNREV(svr) (((svr) >> 0) & 0x0F) /* Minor SOC design revision indicator */
935ecca1
WD
857
858/* Processor Version Register */
859
860/* Processor Version Register (PVR) field extraction */
861
3c74e32a
WD
862#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
863#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
935ecca1
WD
864
865/*
0c8721a4 866 * AMCC has further subdivided the standard PowerPC 16-bit version and
935ecca1
WD
867 * revision subfields of the PVR for the PowerPC 403s into the following:
868 */
869
3c74e32a
WD
870#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
871#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
872#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
873#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
874#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
875#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
935ecca1 876
a1c8a719
PT
877/* e600 core PVR fields */
878
879#define PVR_E600_VER(pvr) (((pvr) >> 15) & 0xFFFF) /* Version/type */
880#define PVR_E600_TECH(pvr) (((pvr) >> 12) & 0xF) /* Technology */
881#define PVR_E600_MAJ(pvr) (((pvr) >> 8) & 0xF) /* Major revision */
882#define PVR_E600_MIN(pvr) (((pvr) >> 0) & 0xFF) /* Minor revision */
883
935ecca1
WD
884/* Processor Version Numbers */
885
3c74e32a
WD
886#define PVR_403GA 0x00200000
887#define PVR_403GB 0x00200100
888#define PVR_403GC 0x00200200
889#define PVR_403GCX 0x00201400
890#define PVR_405GP 0x40110000
891#define PVR_405GP_RB 0x40110040
892#define PVR_405GP_RC 0x40110082
893#define PVR_405GP_RD 0x401100C4
894#define PVR_405GP_RE 0x40110145 /* same as pc405cr rev c */
3c74e32a
WD
895#define PVR_405EP_RA 0x51210950
896#define PVR_405GPR_RB 0x50910951
e01bd218 897#define PVR_405EZ_RA 0x41511460
70fab190
SR
898#define PVR_405EXR2_RA 0x12911471 /* 405EXr rev A/B without Security */
899#define PVR_405EX1_RA 0x12911477 /* 405EX rev A/B with Security */
70fab190
SR
900#define PVR_405EXR1_RC 0x1291147B /* 405EXr rev C with Security */
901#define PVR_405EXR2_RC 0x12911479 /* 405EXr rev C without Security */
902#define PVR_405EX1_RC 0x1291147F /* 405EX rev C with Security */
903#define PVR_405EX2_RC 0x1291147D /* 405EX rev C without Security */
56f14818
SR
904#define PVR_405EXR1_RD 0x12911472 /* 405EXr rev D with Security */
905#define PVR_405EXR2_RD 0x12911470 /* 405EXr rev D without Security */
906#define PVR_405EX1_RD 0x12911475 /* 405EX rev D with Security */
907#define PVR_405EX2_RD 0x12911473 /* 405EX rev D without Security */
3c74e32a
WD
908#define PVR_440GP_RB 0x40120440
909#define PVR_440GP_RC 0x40120481
c157d8e2 910#define PVR_440EP_RA 0x42221850
9a8d82fd 911#define PVR_440EP_RB 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
512f8d5d 912#define PVR_440EP_RC 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
9a8d82fd 913#define PVR_440GR_RA 0x422218D3 /* 440EP rev B and 440GR rev A have same PVR */
512f8d5d 914#define PVR_440GR_RB 0x422218D4 /* 440EP rev C and 440GR rev B have same PVR */
1aeed8d7
WD
915#define PVR_440EPX1_RA 0x216218D0 /* 440EPX rev A with Security / Kasumi */
916#define PVR_440EPX2_RA 0x216218D4 /* 440EPX rev A without Security / Kasumi */
917#define PVR_440GRX1_RA 0x216218D0 /* 440GRX rev A with Security / Kasumi */
918#define PVR_440GRX2_RA 0x216218D4 /* 440GRX rev A without Security / Kasumi */
3c74e32a
WD
919#define PVR_440GX_RA 0x51B21850
920#define PVR_440GX_RB 0x51B21851
0a7c5391 921#define PVR_440GX_RC 0x51B21892
57275b69 922#define PVR_440GX_RF 0x51B21894
3c74e32a 923#define PVR_405EP_RB 0x51210950
95981778
SR
924#define PVR_440SP_6_RAB 0x53221850 /* 440SP rev A&B with RAID 6 support enabled */
925#define PVR_440SP_RAB 0x53321850 /* 440SP rev A&B without RAID 6 support */
926#define PVR_440SP_6_RC 0x53221891 /* 440SP rev C with RAID 6 support enabled */
927#define PVR_440SP_RC 0x53321891 /* 440SP rev C without RAID 6 support */
928#define PVR_440SPe_6_RA 0x53421890 /* 440SPe rev A with RAID 6 support enabled */
929#define PVR_440SPe_RA 0x53521890 /* 440SPe rev A without RAID 6 support */
930#define PVR_440SPe_6_RB 0x53421891 /* 440SPe rev B with RAID 6 support enabled */
931#define PVR_440SPe_RB 0x53521891 /* 440SPe rev B without RAID 6 support */
1aeed8d7 932#define PVR_460EX_SE_RA 0x130218A2 /* 460EX rev A with Security Engine */
999ecd5a 933#define PVR_460EX_RA 0x130218A3 /* 460EX rev A without Security Engine */
89bcc487 934#define PVR_460EX_RB 0x130218A4 /* 460EX rev B with and without Sec Eng*/
1aeed8d7 935#define PVR_460GT_SE_RA 0x130218A0 /* 460GT rev A with Security Engine */
999ecd5a 936#define PVR_460GT_RA 0x130218A1 /* 460GT rev A without Security Engine */
89bcc487 937#define PVR_460GT_RB 0x130218A5 /* 460GT rev B with and without Sec Eng*/
96e5fc0e
FK
938#define PVR_460SX_RA 0x13541800 /* 460SX rev A */
939#define PVR_460SX_RA_V1 0x13541801 /* 460SX rev A Variant 1 Security disabled */
940#define PVR_460GX_RA 0x13541802 /* 460GX rev A */
941#define PVR_460GX_RA_V1 0x13541803 /* 460GX rev A Variant 1 Security disabled */
1b8fec13 942#define PVR_APM821XX_RA 0x12C41C80 /* APM821XX rev A */
3c74e32a
WD
943#define PVR_601 0x00010000
944#define PVR_602 0x00050000
945#define PVR_603 0x00030000
946#define PVR_603e 0x00060000
947#define PVR_603ev 0x00070000
948#define PVR_603r 0x00071000
949#define PVR_604 0x00040000
950#define PVR_604e 0x00090000
951#define PVR_604r 0x000A0000
952#define PVR_620 0x00140000
953#define PVR_740 0x00080000
954#define PVR_750 PVR_740
955#define PVR_740P 0x10080000
956#define PVR_750P PVR_740P
1aeed8d7
WD
957#define PVR_7400 0x000C0000
958#define PVR_7410 0x800C0000
959#define PVR_7450 0x80000000
0ac6f8b7
WD
960
961#define PVR_85xx 0x80200000
962#define PVR_85xx_REV1 (PVR_85xx | 0x0010)
963#define PVR_85xx_REV2 (PVR_85xx | 0x0020)
8992738d
KG
964#define PVR_VER_E500_V1 0x8020
965#define PVR_VER_E500_V2 0x8021
966#define PVR_VER_E500MC 0x8023
967#define PVR_VER_E5500 0x8024
5b6b85ae 968#define PVR_VER_E6500 0x8040
0ac6f8b7 969
debb7354 970#define PVR_86xx 0x80040000
42d1f039 971
d865fd09
RR
972#define PVR_VIRTEX5 0x7ff21912
973
935ecca1
WD
974/*
975 * For the 8xx processors, all of them report the same PVR family for
976 * the PowerPC core. The various versions of these processors must be
977 * differentiated by the version number in the Communication Processor
978 * Module (CPM).
979 */
3c74e32a
WD
980#define PVR_821 0x00500000
981#define PVR_823 PVR_821
982#define PVR_850 PVR_821
983#define PVR_860 PVR_821
1636d1c8 984#define PVR_7400 0x000C0000
3c74e32a 985#define PVR_8240 0x00810100
935ecca1 986
8564acf9
WD
987/*
988 * PowerQUICC II family processors report different PVR values depending
989 * on silicon process (HiP3, HiP4, HiP7, etc.)
990 */
1aeed8d7
WD
991#define PVR_8260 PVR_8240
992#define PVR_8260_HIP3 0x00810101
993#define PVR_8260_HIP4 0x80811014
994#define PVR_8260_HIP7 0x80822011
5779d8d9 995#define PVR_8260_HIP7R1 0x80822013
e1599e83 996#define PVR_8260_HIP7RA 0x80822014
935ecca1 997
a9d87e27
GW
998/*
999 * MPC 52xx
1000 */
1001#define PVR_5200 0x80822011
1002#define PVR_5200B 0x80822014
1003
644362c4
SF
1004/*
1005 * 405EX/EXr CHIP_21 Errata
1006 */
1007#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_SECURITY
1008#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1009#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX1_RC
1010#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX1_RD
1011#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x0
1012#endif
1013
1014#ifdef CONFIG_SYS_4xx_CHIP_21_405EX_NO_SECURITY
1015#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1016#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EX2_RC
1017#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EX2_RD
1018#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x1
1019#endif
1020
1021#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_SECURITY
1022#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1023#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR1_RC
1024#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR1_RD
1025#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x2
1026#endif
1027
1028#ifdef CONFIG_SYS_4xx_CHIP_21_405EXr_NO_SECURITY
1029#define CONFIG_SYS_4xx_CHIP_21_ERRATA
1030#define CONFIG_405EX_CHIP21_PVR_REV_C PVR_405EXR2_RC
1031#define CONFIG_405EX_CHIP21_PVR_REV_D PVR_405EXR2_RD
1032#define CONFIG_405EX_CHIP21_ECID3_REV_D 0x3
1033#endif
1034
0ac6f8b7
WD
1035/*
1036 * System Version Register
1037 */
1038
1039/* System Version Register (SVR) field extraction */
1040
d14ba6a7
JL
1041#define SVR_SUBVER(svr) (((svr) >> 8) & 0xFF) /* Process/MFG sub-version */
1042
0ac6f8b7
WD
1043#define SVR_FAM(svr) (((svr) >> 20) & 0xFFF) /* Family field */
1044#define SVR_MEM(svr) (((svr) >> 16) & 0xF) /* Member field */
1045
a5986432
KG
1046#ifdef CONFIG_MPC8536
1047#define SVR_MAJ(svr) (((svr) >> 4) & 0x7) /* Major revision field*/
1048#else
0ac6f8b7 1049#define SVR_MAJ(svr) (((svr) >> 4) & 0xF) /* Major revision field*/
a5986432 1050#endif
0ac6f8b7
WD
1051#define SVR_MIN(svr) (((svr) >> 0) & 0xF) /* Minor revision field*/
1052
1ced1216 1053/* Some parts define SVR[0:23] as the SOC version */
48f6a5c3 1054#define SVR_SOC_VER(svr) (((svr) >> 8) & 0xFFF7FF) /* SOC w/o E bit*/
1ced1216 1055
6b70ffb9
KP
1056/* whether MPC8xxxE (i.e. has SEC) */
1057#if defined(CONFIG_MPC85xx)
1058#define IS_E_PROCESSOR(svr) (svr & 0x80000)
1059#else
0f898604 1060#if defined(CONFIG_MPC83xx)
6b70ffb9
KP
1061#define IS_E_PROCESSOR(spridr) (!(spridr & 0x00010000))
1062#endif
1063#endif
1064
effe4973
KG
1065#define IS_SVR_REV(svr, maj, min) \
1066 ((SVR_MAJ(svr) == maj) && (SVR_MIN(svr) == min))
1067
0ac6f8b7 1068/*
1ced1216 1069 * SVR_SOC_VER() Version Values
0ac6f8b7
WD
1070 */
1071
1ced1216 1072#define SVR_8533 0x803400
71b358cc 1073#define SVR_8535 0x803701
ef50d6c0 1074#define SVR_8536 0x803700
1ced1216
AF
1075#define SVR_8540 0x803000
1076#define SVR_8541 0x807200
1ced1216 1077#define SVR_8543 0x803200
1ced1216 1078#define SVR_8544 0x803401
1ced1216 1079#define SVR_8545 0x803102
48f6a5c3 1080#define SVR_8547 0x803101
1ced1216 1081#define SVR_8548 0x803100
1ced1216 1082#define SVR_8555 0x807100
1ced1216 1083#define SVR_8560 0x807000
afabe4b9 1084#define SVR_8567 0x807501
1ced1216 1085#define SVR_8568 0x807500
22b6dbc1 1086#define SVR_8569 0x808000
1ced1216 1087#define SVR_8572 0x80E000
b8cdd014 1088#define SVR_P1010 0x80F100
a713ba92 1089#define SVR_P1011 0x80E500
21608275 1090#define SVR_P1012 0x80E501
21608275 1091#define SVR_P1013 0x80E700
b5debec5 1092#define SVR_P1014 0x80F101
67a719da 1093#define SVR_P1017 0x80F700
87c7661b 1094#define SVR_P1020 0x80E400
21608275 1095#define SVR_P1021 0x80E401
21608275 1096#define SVR_P1022 0x80E600
67a719da 1097#define SVR_P1023 0x80F600
093cffbe 1098#define SVR_P1024 0x80E402
093cffbe 1099#define SVR_P1025 0x80E403
a713ba92 1100#define SVR_P2010 0x80E300
a713ba92 1101#define SVR_P2020 0x80E200
f193e3da 1102#define SVR_P2040 0x821000
1f97987a 1103#define SVR_P2041 0x821001
c26de2d8 1104#define SVR_P3041 0x821103
7e4259bb 1105#define SVR_P4040 0x820100
7e4259bb 1106#define SVR_P4080 0x820000
19dbcc96 1107#define SVR_P5010 0x822100
19dbcc96 1108#define SVR_P5020 0x822000
4905443f
TT
1109#define SVR_P5021 0X820500
1110#define SVR_P5040 0x820400
9e758758
YS
1111#define SVR_T4240 0x824000
1112#define SVR_T4120 0x824001
b6240846 1113#define SVR_T4160 0x824100
5122dfae 1114#define SVR_T4080 0x824102
3b75e982
MH
1115#define SVR_C291 0x850000
1116#define SVR_C292 0x850020
1117#define SVR_C293 0x850030
d2404141
YS
1118#define SVR_B4860 0X868000
1119#define SVR_G4860 0x868001
9c3fdd88 1120#define SVR_B4460 0x868003
d2404141
YS
1121#define SVR_B4440 0x868100
1122#define SVR_G4440 0x868101
1123#define SVR_B4420 0x868102
1124#define SVR_B4220 0x868103
5f208d11
YS
1125#define SVR_T1040 0x852000
1126#define SVR_T1041 0x852001
1127#define SVR_T1042 0x852002
1128#define SVR_T1020 0x852100
1129#define SVR_T1021 0x852101
1130#define SVR_T1022 0x852102
629d6b32
SL
1131#define SVR_T2080 0x853000
1132#define SVR_T2081 0x853100
1ced1216
AF
1133
1134#define SVR_8610 0x80A000
1135#define SVR_8641 0x809000
1136#define SVR_8641D 0x809001
1137
19a8dbdc 1138#define SVR_9130 0x860001
19a8dbdc 1139#define SVR_9131 0x860000
35fe948e
PK
1140#define SVR_9132 0x861000
1141#define SVR_9232 0x861400
19a8dbdc 1142
58442dc0
PA
1143#define SVR_Unknown 0xFFFFFF
1144
935ecca1
WD
1145#define _GLOBAL(n)\
1146 .globl n;\
1147n:
1148
1149/* Macros for setting and retrieving special purpose registers */
1150
1151#define stringify(s) tostring(s)
1152#define tostring(s) #s
1153
1154#define mfdcr(rn) ({unsigned int rval; \
1155 asm volatile("mfdcr %0," stringify(rn) \
1156 : "=r" (rval)); rval;})
1157#define mtdcr(rn, v) asm volatile("mtdcr " stringify(rn) ",%0" : : "r" (v))
1158
1159#define mfmsr() ({unsigned int rval; \
1160 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
1161#define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
1162
1163#define mfspr(rn) ({unsigned int rval; \
1164 asm volatile("mfspr %0," stringify(rn) \
1165 : "=r" (rval)); rval;})
1166#define mtspr(rn, v) asm volatile("mtspr " stringify(rn) ",%0" : : "r" (v))
1167
1168#define tlbie(v) asm volatile("tlbie %0 \n sync" : : "r" (v))
1169
1170/* Segment Registers */
1171
1172#define SR0 0
1173#define SR1 1
1174#define SR2 2
1175#define SR3 3
1176#define SR4 4
1177#define SR5 5
1178#define SR6 6
1179#define SR7 7
1180#define SR8 8
1181#define SR9 9
1182#define SR10 10
1183#define SR11 11
1184#define SR12 12
1185#define SR13 13
1186#define SR14 14
1187#define SR15 15
1188
1189#ifndef __ASSEMBLY__
4dbdb768
KG
1190
1191struct cpu_type {
1192 char name[15];
1193 u32 soc_ver;
0e870980 1194 u32 num_cores;
fbb9ecf7 1195 u32 mask; /* which cpu(s) actually exist */
4dbdb768
KG
1196};
1197
96026d42 1198struct cpu_type *identify_cpu(u32 ver);
123bd96d 1199int fixup_cpu(void);
4dbdb768 1200
f6981439
YS
1201int fsl_qoriq_core_to_cluster(unsigned int core);
1202
480f6179 1203#if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx)
0e870980 1204#define CPU_TYPE_ENTRY(n, v, nc) \
fbb9ecf7
TT
1205 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), \
1206 .mask = (1 << (nc)) - 1 }
1207#define CPU_TYPE_ENTRY_MASK(n, v, nc, m) \
1208 { .name = #n, .soc_ver = SVR_##v, .num_cores = (nc), .mask = (m) }
4890246a 1209#else
0f898604 1210#if defined(CONFIG_MPC83xx)
4890246a
KP
1211#define CPU_TYPE_ENTRY(x) {#x, SPR_##x}
1212#endif
1213#endif
1214
4dbdb768 1215
935ecca1
WD
1216#ifndef CONFIG_MACH_SPECIFIC
1217extern int _machine;
1218extern int have_of;
1219#endif /* CONFIG_MACH_SPECIFIC */
1220
1221/* what kind of prep workstation we are */
1222extern int _prep_type;
1223/*
1224 * This is used to identify the board type from a given PReP board
1225 * vendor. Board revision is also made available.
1226 */
1227extern unsigned char ucSystemType;
1228extern unsigned char ucBoardRev;
1229extern unsigned char ucBoardRevMaj, ucBoardRevMin;
1230
1231struct task_struct;
1232void start_thread(struct pt_regs *regs, unsigned long nip, unsigned long sp);
1233void release_thread(struct task_struct *);
1234
1235/*
1236 * Create a new kernel thread.
1237 */
1238extern long kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
1239
1240/*
1241 * Bus types
1242 */
1243#define EISA_bus 0
1244#define EISA_bus__is_a_macro /* for versions in ksyms.c */
1245#define MCA_bus 0
1246#define MCA_bus__is_a_macro /* for versions in ksyms.c */
1247
1248/* Lazy FPU handling on uni-processor */
1249extern struct task_struct *last_task_used_math;
1250extern struct task_struct *last_task_used_altivec;
1251
1252/*
1253 * this is the minimum allowable io space due to the location
1254 * of the io areas on prep (first one at 0x80000000) but
1255 * as soon as I get around to remapping the io areas with the BATs
1256 * to match the mac we can raise this. -- Cort
1257 */
1258#define TASK_SIZE (0x80000000UL)
1259
1260/* This decides where the kernel will search for a free chunk of vm
1261 * space during mmap's.
1262 */
1263#define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
1264
1265typedef struct {
1266 unsigned long seg;
1267} mm_segment_t;
1268
1269struct thread_struct {
1270 unsigned long ksp; /* Kernel stack pointer */
1271 unsigned long wchan; /* Event task is sleeping on */
1272 struct pt_regs *regs; /* Pointer to saved register state */
1273 mm_segment_t fs; /* for get_fs() validation */
1274 void *pgdir; /* root of page-table tree */
1aeed8d7 1275 signed long last_syscall;
935ecca1
WD
1276 double fpr[32]; /* Complete floating point set */
1277 unsigned long fpscr_pad; /* fpr ... fpscr must be contiguous */
1278 unsigned long fpscr; /* Floating point status */
1279#ifdef CONFIG_ALTIVEC
1280 vector128 vr[32]; /* Complete AltiVec set */
1281 vector128 vscr; /* AltiVec status */
1282 unsigned long vrsave;
1283#endif /* CONFIG_ALTIVEC */
1284};
1285
1286#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
1287
1288#define INIT_THREAD { \
1289 INIT_SP, /* ksp */ \
1290 0, /* wchan */ \
1291 (struct pt_regs *)INIT_SP - 1, /* regs */ \
1292 KERNEL_DS, /*fs*/ \
1293 swapper_pg_dir, /* pgdir */ \
1294 0, /* last_syscall */ \
1295 {0}, 0, 0 \
1296}
1297
1298/*
1299 * Note: the vm_start and vm_end fields here should *not*
1aeed8d7 1300 * be in kernel space. (Could vm_end == vm_start perhaps?)
935ecca1
WD
1301 */
1302#define INIT_MMAP { &init_mm, 0, 0x1000, NULL, \
1303 PAGE_SHARED, VM_READ | VM_WRITE | VM_EXEC, \
1304 1, NULL, NULL }
1305
1306/*
1307 * Return saved PC of a blocked thread. For now, this is the "user" PC
1308 */
1309static inline unsigned long thread_saved_pc(struct thread_struct *t)
1310{
1311 return (t->regs) ? t->regs->nip : 0;
1312}
1313
1314#define copy_segments(tsk, mm) do { } while (0)
1315#define release_segments(mm) do { } while (0)
1316#define forget_segments() do { } while (0)
1317
1318unsigned long get_wchan(struct task_struct *p);
1319
1320#define KSTK_EIP(tsk) ((tsk)->thread.regs->nip)
1321#define KSTK_ESP(tsk) ((tsk)->thread.regs->gpr[1])
1322
1323/*
1324 * NOTE! The task struct and the stack go together
1325 */
1326#define THREAD_SIZE (2*PAGE_SIZE)
1327#define alloc_task_struct() \
1328 ((struct task_struct *) __get_free_pages(GFP_KERNEL,1))
1329#define free_task_struct(p) free_pages((unsigned long)(p),1)
1aeed8d7 1330#define get_task_struct(tsk) atomic_inc(&mem_map[MAP_NR(tsk)].count)
935ecca1
WD
1331
1332/* in process.c - for early bootup debug -- Cort */
1333int ll_printk(const char *, ...);
1334void ll_puts(const char *);
1335
1336#define init_task (init_task_union.task)
1337#define init_stack (init_task_union.stack)
1338
1339/* In misc.c */
1340void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
1341
1342#endif /* ndef ASSEMBLY*/
1343
1344#ifdef CONFIG_MACH_SPECIFIC
1345#if defined(CONFIG_8xx)
1346#define _machine _MACH_8xx
1347#define have_of 0
935ecca1
WD
1348#elif defined(CONFIG_WALNUT)
1349#define _machine _MACH_walnut
1350#define have_of 0
58dac327 1351#elif defined(CONFIG_MPC8260)
935ecca1
WD
1352#define _machine _MACH_8260
1353#define have_of 0
1354#elif defined(CONFIG_SANDPOINT)
1355#define _machine _MACH_sandpoint
935ecca1
WD
1356#else
1357#error "Machine not defined correctly"
1358#endif
1359#endif /* CONFIG_MACH_SPECIFIC */
1360
966b11c7
SR
1361#if defined(CONFIG_MPC85xx) || defined(CONFIG_440)
1362 #define EPAPR_MAGIC (0x45504150)
1363#else
1364 #define EPAPR_MAGIC (0x65504150)
1365#endif
1366
935ecca1 1367#endif /* __ASM_PPC_PROCESSOR_H */