]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/mvblue/mvblue.c
mpc8260: remove atc board support
[people/ms/u-boot.git] / board / mvblue / mvblue.c
CommitLineData
b4676a25
WD
1/*
2 * GNU General Public License for more details.
3 *
4 * MATRIX Vision GmbH / June 2002-Nov 2003
5 * Andre Schwarz
6 */
7
8#include <common.h>
9#include <mpc824x.h>
10#include <asm/io.h>
11#include <ns16550.h>
8ca0b3f9 12#include <netdev.h>
b4676a25
WD
13
14#ifdef CONFIG_PCI
d4ca31c4 15#include <pci.h>
b4676a25
WD
16#endif
17
d87080b7
WD
18DECLARE_GLOBAL_DATA_PTR;
19
d4ca31c4 20u32 get_BoardType (void);
b4676a25
WD
21
22#define PCI_CONFIG(b,d,f,r) cpu_to_le32(0x80000000 | ((b&0xff)<<16) \
d4ca31c4
WD
23 | ((d&0x1f)<<11) \
24 | ((f&0x7)<<7) \
25 | (r&0xfc) )
b4676a25 26
d4ca31c4 27int mv_pci_read (int bus, int dev, int func, int reg)
b4676a25 28{
d4ca31c4
WD
29 *(u32 *) (0xfec00cf8) = PCI_CONFIG (bus, dev, func, reg);
30 asm ("sync");
31 return cpu_to_le32 (*(u32 *) (0xfee00cfc));
b4676a25 32}
d4ca31c4
WD
33
34u32 get_BoardType ()
35{
36 return (mv_pci_read (0, 0xe, 0, 0) == 0x06801095 ? 0 : 1);
b4676a25
WD
37}
38
d4ca31c4 39void init_2nd_DUART (void)
b4676a25 40{
6d0f6bcf
JCPV
41 NS16550_t console = (NS16550_t) CONFIG_SYS_NS16550_COM2;
42 int clock_divisor = CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE;
d4ca31c4
WD
43
44 *(u8 *) (0xfc004511) = 0x1;
45 NS16550_init (console, clock_divisor);
b4676a25 46}
d4ca31c4 47void hw_watchdog_reset (void)
b4676a25 48{
d4ca31c4
WD
49 if (get_BoardType () == 0) {
50 *(u32 *) (0xff000005) = 0;
51 asm ("sync");
b4676a25
WD
52 }
53}
54int checkboard (void)
55{
d4ca31c4
WD
56 ulong busfreq = get_bus_freq (0);
57 char buf[32];
58 u32 BoardType = get_BoardType ();
b4676a25
WD
59 char *BoardName[2] = { "mvBlueBOX", "mvBlueLYNX" };
60 char *p;
b4676a25 61
d4ca31c4
WD
62 hw_watchdog_reset ();
63
64 printf ("U-Boot (%s) running on mvBLUE device.\n", MV_VERSION);
65 printf (" Found %s running at %s MHz memory clock.\n",
66 BoardName[BoardType], strmhz (buf, busfreq));
b4676a25 67
d4ca31c4 68 init_2nd_DUART ();
b4676a25 69
d4ca31c4
WD
70 if ((p = getenv ("console_nr")) != NULL) {
71 unsigned long con_nr = simple_strtoul (p, NULL, 10) & 3;
b4676a25 72
8e261575
MY
73 gd->baudrate &= ~3;
74 gd->baudrate |= con_nr & 3;
b4676a25
WD
75 }
76 return 0;
77}
78
9973e3c6 79phys_size_t initdram (int board_type)
b4676a25 80{
c83bf6a2
WD
81 long size;
82 long new_bank0_end;
83 long mear1;
84 long emear1;
85
6d0f6bcf 86 size = get_ram_size(CONFIG_SYS_SDRAM_BASE, CONFIG_SYS_MAX_RAM_SIZE);
c83bf6a2
WD
87
88 new_bank0_end = size - 1;
89 mear1 = mpc824x_mpc107_getreg(MEAR1);
90 emear1 = mpc824x_mpc107_getreg(EMEAR1);
91 mear1 = (mear1 & 0xFFFFFF00) |
92 ((new_bank0_end & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT);
93 emear1 = (emear1 & 0xFFFFFF00) |
94 ((new_bank0_end & MICR_ADDR_MASK) >> MICR_EADDR_SHIFT);
95 mpc824x_mpc107_setreg(MEAR1, mear1);
96 mpc824x_mpc107_setreg(EMEAR1, emear1);
97
98 return (size);
b4676a25
WD
99}
100
101/* ------------------------------------------------------------------------- */
d4ca31c4 102u8 *dhcp_vendorex_prep (u8 * e)
b4676a25 103{
d4ca31c4 104 char *ptr;
b4676a25
WD
105
106 /* DHCP vendor-class-identifier = 60 */
d4ca31c4
WD
107 if ((ptr = getenv ("dhcp_vendor-class-identifier"))) {
108 *e++ = 60;
109 *e++ = strlen (ptr);
110 while (*ptr)
111 *e++ = *ptr++;
112 }
b4676a25 113 /* my DHCP_CLIENT_IDENTIFIER = 61 */
d4ca31c4
WD
114 if ((ptr = getenv ("dhcp_client_id"))) {
115 *e++ = 61;
116 *e++ = strlen (ptr);
117 while (*ptr)
118 *e++ = *ptr++;
119 }
120 return e;
b4676a25 121}
d4ca31c4
WD
122
123u8 *dhcp_vendorex_proc (u8 * popt)
b4676a25 124{
d4ca31c4 125 return NULL;
b4676a25 126}
d4ca31c4 127
b4676a25
WD
128/* ------------------------------------------------------------------------- */
129
130/*
131 * Initialize PCI Devices
132 */
133#ifdef CONFIG_PCI
d4ca31c4 134void pci_mvblue_clear_base (struct pci_controller *hose, pci_dev_t dev)
b4676a25
WD
135{
136 u32 cnt;
d4ca31c4
WD
137
138 printf ("clear base @ dev/func 0x%02x/0x%02x ... ", PCI_DEV (dev),
139 PCI_FUNC (dev));
140 for (cnt = 0; cnt < 6; cnt++)
141 pci_hose_write_config_dword (hose, dev, 0x10 + (4 * cnt),
142 0x0);
143 printf ("done\n");
b4676a25
WD
144}
145
d4ca31c4 146void duart_setup (u32 base, u16 divisor)
b4676a25 147{
d4ca31c4 148 printf ("duart setup ...");
6d0f6bcf
JCPV
149 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 3), 0x80);
150 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 0), divisor & 0xff);
151 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 1), divisor >> 8);
152 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 3), 0x03);
153 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 4), 0x03);
154 out_8 ((u8 *) (CONFIG_SYS_ISA_IO + base + 2), 0x07);
d4ca31c4 155 printf ("done\n");
b4676a25
WD
156}
157
d4ca31c4
WD
158void pci_mvblue_fixup_irq_behind_bridge (struct pci_controller *hose,
159 pci_dev_t bridge, unsigned char irq)
b4676a25
WD
160{
161 pci_dev_t d;
d4ca31c4
WD
162 unsigned char bus;
163 unsigned short vendor, class;
164
165 pci_hose_read_config_byte (hose, bridge, PCI_SECONDARY_BUS, &bus);
166 for (d = PCI_BDF (bus, 0, 0);
167 d < PCI_BDF (bus, PCI_MAX_PCI_DEVICES - 1,
168 PCI_MAX_PCI_FUNCTIONS - 1);
169 d += PCI_BDF (0, 0, 1)) {
170 pci_hose_read_config_word (hose, d, PCI_VENDOR_ID, &vendor);
171 if (vendor != 0xffff && vendor != 0x0000) {
172 pci_hose_read_config_word (hose, d, PCI_CLASS_DEVICE,
173 &class);
174 if (class == PCI_CLASS_BRIDGE_PCI)
175 pci_mvblue_fixup_irq_behind_bridge (hose, d,
176 irq);
b4676a25 177 else
d4ca31c4
WD
178 pci_hose_write_config_byte (hose, d,
179 PCI_INTERRUPT_LINE,
180 irq);
b4676a25
WD
181 }
182 }
183}
184
185#define MV_MAX_PCI_BUSSES 3
186#define SLOT0_IRQ 3
187#define SLOT1_IRQ 4
d4ca31c4 188void pci_mvblue_fixup_irq (struct pci_controller *hose, pci_dev_t dev)
b4676a25 189{
d4ca31c4
WD
190 unsigned char line = 0xff;
191 unsigned short class;
b4676a25 192
d4ca31c4
WD
193 if (PCI_BUS (dev) == 0) {
194 switch (PCI_DEV (dev)) {
195 case 0xd:
196 if (get_BoardType () == 0) {
b4676a25
WD
197 line = 1;
198 } else
199 /* mvBL */
d4ca31c4
WD
200 line = 2;
201 break;
202 case 0xe:
b4676a25
WD
203 /* mvBB: IDE */
204 line = 2;
d4ca31c4 205 pci_hose_write_config_byte (hose, dev, 0x8a, 0x20);
b4676a25
WD
206 break;
207 case 0xf:
208 /* mvBB: Slot0 (Grabber) */
d4ca31c4
WD
209 pci_hose_read_config_word (hose, dev,
210 PCI_CLASS_DEVICE, &class);
211 if (class == PCI_CLASS_BRIDGE_PCI) {
212 pci_mvblue_fixup_irq_behind_bridge (hose, dev,
213 SLOT0_IRQ);
b4676a25
WD
214 line = 0xff;
215 } else
216 line = SLOT0_IRQ;
217 break;
218 case 0x10:
219 /* mvBB: Slot1 */
d4ca31c4
WD
220 pci_hose_read_config_word (hose, dev,
221 PCI_CLASS_DEVICE, &class);
222 if (class == PCI_CLASS_BRIDGE_PCI) {
223 pci_mvblue_fixup_irq_behind_bridge (hose, dev,
224 SLOT1_IRQ);
b4676a25
WD
225 line = 0xff;
226 } else
227 line = SLOT1_IRQ;
228 break;
d4ca31c4
WD
229 default:
230 printf ("***pci_scan: illegal dev = 0x%08x\n",
231 PCI_DEV (dev));
b4676a25
WD
232 line = 0xff;
233 break;
d4ca31c4
WD
234 }
235 pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE,
236 line);
b4676a25
WD
237 }
238}
239
240struct pci_controller hose = {
d4ca31c4 241 fixup_irq:pci_mvblue_fixup_irq
b4676a25
WD
242};
243
d4ca31c4 244void pci_init_board (void)
b4676a25 245{
d4ca31c4 246 pci_mpc824x_init (&hose);
b4676a25 247}
8ca0b3f9
BW
248
249int board_eth_init(bd_t *bis)
250{
251 return pci_eth_init(bis);
252}
b4676a25 253#endif