]>
Commit | Line | Data |
---|---|---|
252ed872 | 1 | CONFIG_ARM=y |
5ca269a4 | 2 | CONFIG_ARCH_ZYNQ=y |
6ebf8a4a | 3 | CONFIG_SYS_TEXT_BASE=0x4000000 |
0732d7cd | 4 | CONFIG_IDENT_STRING=" Xilinx Zynq ZC770 XM010" |
52b36fd1 | 5 | CONFIG_SPL_STACK_R_ADDR=0x200000 |
f1ef2b62 | 6 | CONFIG_DEFAULT_DEVICE_TREE="zynq-zc770-xm010" |
4c82ab9d | 7 | CONFIG_DEBUG_UART=y |
11a9662b | 8 | CONFIG_FIT=y |
11a9662b | 9 | CONFIG_FIT_SIGNATURE=y |
3788b451 | 10 | CONFIG_FIT_VERBOSE=y |
19a97475 | 11 | # CONFIG_DISPLAY_CPUINFO is not set |
c2ae7d82 | 12 | CONFIG_SPL=y |
52b36fd1 | 13 | CONFIG_SPL_STACK_R=y |
c20ae2ff | 14 | CONFIG_SPL_OS_BOOT=y |
adad96e6 | 15 | CONFIG_HUSH_PARSER=y |
c5ca2db6 | 16 | CONFIG_SYS_PROMPT="Zynq> " |
20dff6f1 | 17 | CONFIG_CMD_BOOTZ=y |
ef0f2f57 | 18 | # CONFIG_CMD_FLASH is not set |
fe7604a3 SG |
19 | CONFIG_CMD_FPGA_LOADBP=y |
20 | CONFIG_CMD_FPGA_LOADFS=y | |
21 | CONFIG_CMD_FPGA_LOADMK=y | |
22 | CONFIG_CMD_FPGA_LOADP=y | |
e4aa8edb | 23 | CONFIG_CMD_GPIO=y |
88663126 TR |
24 | CONFIG_CMD_MMC=y |
25 | CONFIG_CMD_SF=y | |
ef0f2f57 | 26 | # CONFIG_CMD_SETEXPR is not set |
78d1e1d0 TR |
27 | CONFIG_CMD_TFTPPUT=y |
28 | CONFIG_CMD_DHCP=y | |
89cb2b5f | 29 | CONFIG_CMD_MII=y |
78d1e1d0 | 30 | CONFIG_CMD_PING=y |
89cb2b5f TR |
31 | CONFIG_CMD_CACHE=y |
32 | CONFIG_CMD_EXT2=y | |
33 | CONFIG_CMD_EXT4=y | |
34 | CONFIG_CMD_EXT4_WRITE=y | |
35 | CONFIG_CMD_FAT=y | |
36 | CONFIG_CMD_FS_GENERIC=y | |
5dc4dfd2 | 37 | CONFIG_ENV_IS_IN_SPI_FLASH=y |
739968f2 | 38 | CONFIG_NET_RANDOM_ETHADDR=y |
5c9b1d73 | 39 | CONFIG_SPL_DM_SEQ_ALIAS=y |
7fad6125 | 40 | CONFIG_FPGA_XILINX=y |
93561a32 | 41 | CONFIG_DM_GPIO=y |
e1ce61fb | 42 | CONFIG_MMC_SDHCI=y |
2e0583b6 | 43 | CONFIG_MMC_SDHCI_ZYNQ=y |
c9bb942e | 44 | CONFIG_SPI_FLASH=y |
dce7e11f | 45 | CONFIG_SPI_FLASH_BAR=y |
b2ff7fb6 | 46 | CONFIG_SPI_FLASH_MACRONIX=y |
68d53420 BM |
47 | CONFIG_SPI_FLASH_SPANSION=y |
48 | CONFIG_SPI_FLASH_STMICRO=y | |
49 | CONFIG_SPI_FLASH_SST=y | |
50 | CONFIG_SPI_FLASH_WINBOND=y | |
596e5782 | 51 | CONFIG_ZYNQ_GEM=y |
4c82ab9d MS |
52 | CONFIG_DEBUG_UART_ZYNQ=y |
53 | CONFIG_DEBUG_UART_BASE=0xe0001000 | |
54 | CONFIG_DEBUG_UART_CLOCK=50000000 | |
809704eb | 55 | CONFIG_ZYNQ_SERIAL=y |
e5d5d447 | 56 | CONFIG_ZYNQ_SPI=y |
38a41675 | 57 | CONFIG_ZYNQ_QSPI=y |