]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ASH405.h
common: delete CONFIG_SYS_64BIT_VSPRINTF and CONFIG_SYS_64BIT_STRTOUL
[people/ms/u-boot.git] / include / configs / ASH405.h
CommitLineData
c93f7096
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1
WD
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_ASH405 1 /* ...on a ASH405 board */
c93f7096 39
c837dcb1
WD
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
c93f7096 42
a20b27a3 43#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
c93f7096
SR
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
a20b27a3
SR
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
c93f7096
SR
52
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 54#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
c93f7096 55
bd84ee4c
MF
56#define CONFIG_NET_MULTI 1
57#undef CONFIG_HAS_ETH1
58
96e21f86 59#define CONFIG_PPC4xx_EMAC
c93f7096 60#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 61#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 62#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
bd84ee4c 63#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
a20b27a3
SR
64
65#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
c93f7096 66
498ff9a2 67
11799434
JL
68/*
69 * BOOTP options
70 */
71#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75
76
498ff9a2
JL
77/*
78 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81
82#define CONFIG_CMD_DHCP
83#define CONFIG_CMD_IRQ
84#define CONFIG_CMD_ELF
85#define CONFIG_CMD_NAND
86#define CONFIG_CMD_DATE
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_MII
89#define CONFIG_CMD_PING
90#define CONFIG_CMD_EEPROM
91
c93f7096 92
c837dcb1 93#undef CONFIG_WATCHDOG /* watchdog disabled */
c93f7096 94
c837dcb1 95#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 96#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
c93f7096 97
c837dcb1 98#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
c93f7096
SR
99
100/*
101 * Miscellaneous configurable options
102 */
6d0f6bcf
JCPV
103#define CONFIG_SYS_LONGHELP /* undef to save memory */
104#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
c93f7096 105
6d0f6bcf
JCPV
106#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
107#ifdef CONFIG_SYS_HUSH_PARSER
108#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c93f7096
SR
109#endif
110
498ff9a2 111#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 112#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
c93f7096 113#else
6d0f6bcf 114#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
c93f7096 115#endif
6d0f6bcf
JCPV
116#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
117#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
118#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
c93f7096 119
6d0f6bcf 120#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
c93f7096 121
6d0f6bcf 122#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
c93f7096 123
6d0f6bcf
JCPV
124#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
125#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
c93f7096 126
6d0f6bcf 127#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 128#define CONFIG_SYS_BASE_BAUD 691200
c837dcb1 129#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
c93f7096
SR
130
131/* The following table includes the supported baudrates */
6d0f6bcf 132#define CONFIG_SYS_BAUDRATE_TABLE \
8bde7f77
WD
133 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
134 57600, 115200, 230400, 460800, 921600 }
c93f7096 135
6d0f6bcf
JCPV
136#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
137#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
c93f7096 138
6d0f6bcf 139#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
c93f7096
SR
140
141#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
142
c837dcb1 143#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
53cf9435 144
6d0f6bcf 145#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
53cf9435 146
c93f7096
SR
147/*-----------------------------------------------------------------------
148 * NAND-FLASH stuff
149 *-----------------------------------------------------------------------
150 */
6d0f6bcf 151#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
6d0f6bcf 152#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c 153#define NAND_BIG_DELAY_US 25
addb2e16 154
6d0f6bcf
JCPV
155#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
156#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
157#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
158#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
c93f7096 159
170c1972
WD
160#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
161#define CONFIG_SYS_NAND_QUIET 1
162
c93f7096
SR
163/*-----------------------------------------------------------------------
164 * PCI stuff
165 *-----------------------------------------------------------------------
166 */
c837dcb1
WD
167#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
168#define PCI_HOST_FORCE 1 /* configure as pci host */
169#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
170
171#define CONFIG_PCI /* include pci support */
172#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
173#undef CONFIG_PCI_PNP /* do pci plug-and-play */
174 /* resource configuration */
175
176#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
177
6d0f6bcf
JCPV
178#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
179#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
180#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
181#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
182#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
183#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
184#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
185#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
186#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
c93f7096
SR
187
188/*-----------------------------------------------------------------------
189 * Start addresses for the final memory configuration
190 * (Set up by the startup code)
6d0f6bcf 191 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
c93f7096 192 */
6d0f6bcf
JCPV
193#define CONFIG_SYS_SDRAM_BASE 0x00000000
194#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
195#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
196#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
197#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
c93f7096
SR
198
199/*
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
203 */
6d0f6bcf 204#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
c93f7096
SR
205/*-----------------------------------------------------------------------
206 * FLASH organization
207 */
6d0f6bcf
JCPV
208#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
209#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
c93f7096 210
6d0f6bcf
JCPV
211#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
212#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
c93f7096 213
6d0f6bcf
JCPV
214#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
215#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
216#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
c93f7096
SR
217/*
218 * The following defines are added for buggy IOP480 byte interface.
219 * All other boards should use the standard values (CPCI405 etc.)
220 */
6d0f6bcf
JCPV
221#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
222#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
223#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
c93f7096 224
6d0f6bcf 225#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
c93f7096
SR
226
227#if 0 /* test-only */
6d0f6bcf
JCPV
228#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
229#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
c93f7096
SR
230#endif
231
232/*-----------------------------------------------------------------------
233 * Environment Variable setup
234 */
bb1f8b4f 235#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
236#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
237#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
8bde7f77 238 /* total size of a CAT24WC16 is 2048 bytes */
c93f7096 239
6d0f6bcf
JCPV
240#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
241#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
c93f7096
SR
242
243/*-----------------------------------------------------------------------
244 * I2C EEPROM (CAT24WC16) for environment
245 */
246#define CONFIG_HARD_I2C /* I2c with hardware support */
6d0f6bcf
JCPV
247#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
248#define CONFIG_SYS_I2C_SLAVE 0x7F
c93f7096 249
6d0f6bcf
JCPV
250#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
251#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
c837dcb1 252/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
253#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
254#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
c93f7096 255 /* 16 byte page write mode using*/
c837dcb1 256 /* last 4 bits of the address */
6d0f6bcf 257#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c93f7096 258
c93f7096
SR
259/*
260 * Init Memory Controller:
261 *
262 * BR0/1 and OR0/1 (FLASH)
263 */
264
265#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
266
267/*-----------------------------------------------------------------------
268 * External Bus Controller (EBC) Setup
269 */
270
c837dcb1 271/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
272#define CONFIG_SYS_EBC_PB0AP 0x92015480
273/*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
274#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
c93f7096 275
c837dcb1 276/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
277#define CONFIG_SYS_EBC_PB1AP 0x92015480
278#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
c93f7096 279
c837dcb1 280/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
281#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
282#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
c93f7096 283
c837dcb1 284/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
6d0f6bcf
JCPV
285#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
286#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
c93f7096 287
c837dcb1
WD
288#define CAN_BA 0xF0000000 /* CAN Base Address */
289#define DUART0_BA 0xF0000400 /* DUART Base Address */
290#define DUART1_BA 0xF0000408 /* DUART Base Address */
291#define DUART2_BA 0xF0000410 /* DUART Base Address */
292#define DUART3_BA 0xF0000418 /* DUART Base Address */
293#define RTC_BA 0xF0000500 /* RTC Base Address */
6d0f6bcf 294#define CONFIG_SYS_NAND_BASE 0xF4000000
c93f7096
SR
295
296/*-----------------------------------------------------------------------
297 * FPGA stuff
298 */
6d0f6bcf
JCPV
299#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
300#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
c93f7096
SR
301
302/* FPGA program pin configuration */
6d0f6bcf
JCPV
303#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
304#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
305#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
306#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
307#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
c93f7096
SR
308
309/*-----------------------------------------------------------------------
310 * Definitions for initial stack pointer and data area (in data cache)
311 */
312/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 313#define CONFIG_SYS_TEMP_STACK_OCM 1
c93f7096
SR
314
315/* On Chip Memory location */
6d0f6bcf
JCPV
316#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
317#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
318#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
319#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
c93f7096 320
6d0f6bcf
JCPV
321#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
322#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
323#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
c93f7096
SR
324
325/*-----------------------------------------------------------------------
326 * Definitions for GPIO setup (PPC405EP specific)
327 *
c837dcb1
WD
328 * GPIO0[0] - External Bus Controller BLAST output
329 * GPIO0[1-9] - Instruction trace outputs -> GPIO
c93f7096
SR
330 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
331 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
332 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
333 * GPIO0[24-27] - UART0 control signal inputs/outputs
334 * GPIO0[28-29] - UART1 data signal input/output
335 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
336 */
6d0f6bcf
JCPV
337#define CONFIG_SYS_GPIO0_OSRH 0x40000550
338#define CONFIG_SYS_GPIO0_OSRL 0x00000110
339#define CONFIG_SYS_GPIO0_ISR1H 0x00000000
340#define CONFIG_SYS_GPIO0_ISR1L 0x15555445
341#define CONFIG_SYS_GPIO0_TSRH 0x00000000
342#define CONFIG_SYS_GPIO0_TSRL 0x00000000
343#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
344
345#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
c93f7096
SR
346
347/*
348 * Internal Definitions
349 *
350 * Boot Flags
351 */
352#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
353#define BOOTFLAG_WARM 0x02 /* Software reboot */
354
355/*
356 * Default speed selection (cpu_plb_opb_ebc) in mhz.
357 * This value will be set if iic boot eprom is disabled.
358 */
359#if 0
c837dcb1
WD
360#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
361#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
c93f7096
SR
362#endif
363#if 1
c837dcb1
WD
364#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
365#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
c93f7096
SR
366#endif
367#if 0
c837dcb1
WD
368#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
369#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
c93f7096
SR
370#endif
371
372#endif /* __CONFIG_H */