]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/Adder.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / Adder.h
CommitLineData
2d24a3a7 1/*
5797b821 2 * Copyright (C) 2004-2005 Arabella Software Ltd.
2d24a3a7
WD
3 * Yuli Barcohen <yuli@arabellasw.com>
4 *
5 * Support for Analogue&Micro Adder boards family.
6 * Tested on AdderII and Adder87x.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29#if !defined(CONFIG_MPC875) && !defined(CONFIG_MPC852T)
30#define CONFIG_MPC875
31#endif
32
33#define CONFIG_ADDER /* Analogue&Micro Adder board */
34
35#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
36#define CONFIG_BAUDRATE 38400
37
5797b821
WD
38#define CONFIG_ETHER_ON_FEC1
39#define CONFIG_ETHER_ON_FEC2
a6f5f317
BD
40#define CONFIG_HAS_ETH0
41#define CONFIG_HAS_ETH1
5797b821
WD
42
43#if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2)
6d0f6bcf 44#define CONFIG_SYS_DISCOVER_PHY
0f3ba7e9 45#define CONFIG_MII_INIT 1
2d24a3a7 46#define FEC_ENET
5797b821 47#endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */
2d24a3a7 48
66ca92a5
WD
49#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
50#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
6d0f6bcf 51#define CONFIG_SYS_8xx_CPUCLK_MIN 40000000
66ca92a5 52#ifdef CONFIG_MPC852T
6d0f6bcf 53#define CONFIG_SYS_8xx_CPUCLK_MAX 50000000
66ca92a5 54#else
6d0f6bcf 55#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000
66ca92a5 56#endif /* CONFIG_MPC852T */
2d24a3a7 57
2d24a3a7 58
11799434
JL
59/*
60 * BOOTP options
61 */
62#define CONFIG_BOOTP_BOOTFILESIZE
63#define CONFIG_BOOTP_BOOTPATH
64#define CONFIG_BOOTP_GATEWAY
65#define CONFIG_BOOTP_HOSTNAME
66
67
498ff9a2
JL
68/*
69 * Command line configuration.
70 */
71#include <config_cmd_default.h>
72
5728be38
WD
73#define CONFIG_CMD_DHCP
74#define CONFIG_CMD_IMMAP
75#define CONFIG_CMD_MII
76#define CONFIG_CMD_PING
498ff9a2 77
2d24a3a7
WD
78
79#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds */
80#define CONFIG_BOOTCOMMAND "bootm fe040000" /* Autoboot command */
5797b821 81#define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=1M(ROM)ro,-(root)"
2d24a3a7
WD
82
83#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
84#undef CONFIG_WATCHDOG /* Disable platform specific watchdog */
85
86/*-----------------------------------------------------------------------
87 * Miscellaneous configurable options
88 */
6d0f6bcf
JCPV
89#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
90#define CONFIG_SYS_HUSH_PARSER
91#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
92#define CONFIG_SYS_LONGHELP /* #undef to save memory */
93#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
94#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
95#define CONFIG_SYS_MAXARGS 16 /* Max number of command args */
96#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
2d24a3a7 97
6d0f6bcf 98#define CONFIG_SYS_LOAD_ADDR 0x400000 /* Default load address */
2d24a3a7 99
6d0f6bcf 100#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
2d24a3a7 101
6d0f6bcf 102#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
2d24a3a7
WD
103
104/*-----------------------------------------------------------------------
6d0f6bcf 105 * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)
2d24a3a7 106 */
6d0f6bcf
JCPV
107#define CONFIG_SYS_SDRAM_BASE 0x00000000
108#define CONFIG_SYS_SDRAM_MAX_SIZE 0x01000000 /* Up to 16 Mbyte */
2d24a3a7 109
6d0f6bcf 110#define CONFIG_SYS_MAMR 0x00002114
2d24a3a7 111
66ca92a5 112/*
5797b821 113 * 4096 Up to 4096 SDRAM rows
66ca92a5 114 * 1000 factor s -> ms
5797b821 115 * 32 PTP (pre-divider from MPTPR)
66ca92a5
WD
116 * 4 Number of refresh cycles per period
117 * 64 Refresh cycle in ms per number of rows
118 */
6d0f6bcf 119#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
66ca92a5 120
6d0f6bcf
JCPV
121#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
122#define CONFIG_SYS_MEMTEST_END 0x00500000 /* 1 ... 5 MB in SDRAM */
2d24a3a7 123
6d0f6bcf 124#define CONFIG_SYS_RESET_ADDRESS 0x09900000
2d24a3a7
WD
125
126/*-----------------------------------------------------------------------
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization.
130 */
6d0f6bcf 131#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
2d24a3a7 132
6d0f6bcf
JCPV
133#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
134#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 KB for Monitor */
2d24a3a7 135#ifdef CONFIG_BZIP2
6d0f6bcf 136#define CONFIG_SYS_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
2d24a3a7 137#else
6d0f6bcf 138#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
2d24a3a7
WD
139#endif /* CONFIG_BZIP2 */
140
141/*-----------------------------------------------------------------------
142 * Flash organisation
143 */
6d0f6bcf
JCPV
144#define CONFIG_SYS_FLASH_BASE 0xFE000000
145#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 146#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
6d0f6bcf
JCPV
147#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
148#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
2d24a3a7
WD
149
150/* Environment is in flash */
5a1aceb0 151#define CONFIG_ENV_IS_IN_FLASH
0e8d1586 152#define CONFIG_ENV_SECT_SIZE 0x10000 /* We use one complete sector */
6d0f6bcf 153#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
2d24a3a7 154
5797b821
WD
155#define CONFIG_ENV_OVERWRITE
156
6d0f6bcf
JCPV
157#define CONFIG_SYS_OR0_PRELIM 0xFF000774
158#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V)
2d24a3a7 159
6d0f6bcf 160#define CONFIG_SYS_DIRECT_FLASH_TFTP
26238132 161
2d24a3a7
WD
162/*-----------------------------------------------------------------------
163 * Internal Memory Map Register
164 */
6d0f6bcf 165#define CONFIG_SYS_IMMR 0xFF000000
2d24a3a7
WD
166
167/*-----------------------------------------------------------------------
168 * Definitions for initial stack pointer and data area (in DPRAM)
169 */
6d0f6bcf
JCPV
170#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
171#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
172#define CONFIG_SYS_GBL_DATA_SIZE 128 /* Size in bytes reserved for initial data */
173#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
174#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
2d24a3a7
WD
175
176/*-----------------------------------------------------------------------
177 * Configuration registers
178 */
179#ifdef CONFIG_WATCHDOG
6d0f6bcf 180#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
2d24a3a7
WD
181 SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | \
182 SYPCR_SWP)
183#else
6d0f6bcf 184#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | \
2d24a3a7
WD
185 SYPCR_SWF | SYPCR_SWP)
186#endif /* CONFIG_WATCHDOG */
187
6d0f6bcf 188#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC01 | SIUMCR_DBGC11)
2d24a3a7
WD
189
190/* TBSCR - Time Base Status and Control Register */
6d0f6bcf 191#define CONFIG_SYS_TBSCR (TBSCR_TBF | TBSCR_TBE)
2d24a3a7
WD
192
193/* PISCR - Periodic Interrupt Status and Control */
6d0f6bcf 194#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
2d24a3a7
WD
195
196/* PLPRCR - PLL, Low-Power, and Reset Control Register */
6d0f6bcf 197/* #define CONFIG_SYS_PLPRCR PLPRCR_TEXPS */
2d24a3a7
WD
198
199/* SCCR - System Clock and reset Control Register */
53677ef1 200#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 201#define CONFIG_SYS_SCCR SCCR_RTSEL
2d24a3a7 202
6d0f6bcf 203#define CONFIG_SYS_DER 0
2d24a3a7
WD
204
205/*-----------------------------------------------------------------------
206 * Cache Configuration
207 */
6d0f6bcf 208#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx chips */
2d24a3a7
WD
209
210/*-----------------------------------------------------------------------
211 * Internal Definitions
212 *
213 * Boot Flags
214 */
215#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from flash */
216#define BOOTFLAG_WARM 0x02 /* Software reboot */
217
a6f5f317
BD
218/* pass open firmware flat tree */
219#define CONFIG_OF_LIBFDT 1
220#define CONFIG_OF_BOARD_SETUP 1
221
2d24a3a7 222#endif /* __CONFIG_H */