]>
Commit | Line | Data |
---|---|---|
41d91011 PK |
1 | /* |
2 | * Copyright 2013 Freescale Semiconductor, Inc. | |
3 | * | |
1a459660 | 4 | * SPDX-License-Identifier: GPL-2.0+ |
41d91011 PK |
5 | */ |
6 | ||
7 | /* | |
8 | * BSC9132 QDS board configuration file | |
9 | */ | |
10 | ||
11 | #ifndef __CONFIG_H | |
12 | #define __CONFIG_H | |
13 | ||
14 | #ifdef CONFIG_BSC9132QDS | |
15 | #define CONFIG_BSC9132 | |
16 | #endif | |
17 | ||
18 | #define CONFIG_MISC_INIT_R | |
19 | ||
20 | #ifdef CONFIG_SDCARD | |
21 | #define CONFIG_RAMBOOT_SDCARD | |
22 | #define CONFIG_SYS_RAMBOOT | |
23 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
24 | #define CONFIG_SYS_TEXT_BASE 0x11000000 | |
e222b1f3 | 25 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
41d91011 PK |
26 | #endif |
27 | #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 1 | |
28 | #ifdef CONFIG_SPIFLASH | |
29 | #define CONFIG_RAMBOOT_SPIFLASH | |
30 | #define CONFIG_SYS_RAMBOOT | |
31 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
32 | #define CONFIG_SYS_TEXT_BASE 0x11000000 | |
e222b1f3 | 33 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc |
41d91011 | 34 | #endif |
bea3cbb0 AB |
35 | #ifdef CONFIG_NAND_SECBOOT |
36 | #define CONFIG_RAMBOOT_NAND | |
37 | #define CONFIG_SYS_RAMBOOT | |
38 | #define CONFIG_SYS_EXTRA_ENV_RELOC | |
39 | #define CONFIG_SYS_TEXT_BASE 0x11000000 | |
40 | #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc | |
41 | #endif | |
41d91011 | 42 | |
83e0c2bb | 43 | #ifdef CONFIG_NAND |
83e0c2bb | 44 | #define CONFIG_SPL_INIT_MINIMAL |
fbe76ae4 | 45 | #define CONFIG_SPL_NAND_BOOT |
83e0c2bb PK |
46 | #define CONFIG_SPL_FLUSH_IMAGE |
47 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
48 | ||
49 | #define CONFIG_SYS_TEXT_BASE 0x00201000 | |
50 | #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 | |
51 | #define CONFIG_SPL_MAX_SIZE 8192 | |
52 | #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 | |
53 | #define CONFIG_SPL_RELOC_STACK 0x00100000 | |
e222b1f3 | 54 | #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) |
83e0c2bb PK |
55 | #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) |
56 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 | |
57 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 | |
58 | #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" | |
59 | #endif | |
60 | ||
41d91011 | 61 | #ifndef CONFIG_SYS_TEXT_BASE |
e222b1f3 | 62 | #define CONFIG_SYS_TEXT_BASE 0x8ff40000 |
41d91011 PK |
63 | #endif |
64 | ||
65 | #ifndef CONFIG_RESET_VECTOR_ADDRESS | |
66 | #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc | |
67 | #endif | |
68 | ||
83e0c2bb PK |
69 | #ifdef CONFIG_SPL_BUILD |
70 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE | |
71 | #else | |
72 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ | |
41d91011 PK |
73 | #endif |
74 | ||
41d91011 PK |
75 | /* High Level Configuration Options */ |
76 | #define CONFIG_BOOKE /* BOOKE */ | |
77 | #define CONFIG_E500 /* BOOKE e500 family */ | |
41d91011 | 78 | #define CONFIG_FSL_IFC /* Enable IFC Support */ |
737537ef | 79 | #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ |
41d91011 PK |
80 | #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ |
81 | ||
82 | #define CONFIG_PCI /* Enable PCI/PCIE */ | |
83 | #if defined(CONFIG_PCI) | |
b38eaec5 | 84 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
41d91011 | 85 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
842033e6 | 86 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
41d91011 PK |
87 | #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ |
88 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ | |
89 | ||
41d91011 PK |
90 | #define CONFIG_CMD_PCI |
91 | ||
41d91011 PK |
92 | /* |
93 | * PCI Windows | |
94 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
95 | */ | |
96 | /* controller 1, Slot 1, tgtid 1, Base address a000 */ | |
97 | #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" | |
98 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 | |
99 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 | |
100 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 | |
101 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ | |
102 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 | |
103 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 | |
104 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ | |
105 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 | |
106 | ||
107 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
108 | ||
109 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
110 | #define CONFIG_DOS_PARTITION | |
111 | #endif | |
112 | ||
113 | #define CONFIG_FSL_LAW /* Use common FSL init code */ | |
114 | #define CONFIG_ENV_OVERWRITE | |
115 | #define CONFIG_TSEC_ENET /* ethernet */ | |
116 | ||
117 | #if defined(CONFIG_SYS_CLK_100_DDR_100) | |
118 | #define CONFIG_SYS_CLK_FREQ 100000000 | |
119 | #define CONFIG_DDR_CLK_FREQ 100000000 | |
120 | #elif defined(CONFIG_SYS_CLK_100_DDR_133) | |
121 | #define CONFIG_SYS_CLK_FREQ 100000000 | |
122 | #define CONFIG_DDR_CLK_FREQ 133000000 | |
123 | #endif | |
124 | ||
125 | #define CONFIG_MP | |
126 | ||
127 | #define CONFIG_HWCONFIG | |
128 | /* | |
129 | * These can be toggled for performance analysis, otherwise use default. | |
130 | */ | |
131 | #define CONFIG_L2_CACHE /* toggle L2 cache */ | |
132 | #define CONFIG_BTB /* enable branch predition */ | |
133 | ||
134 | #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ | |
135 | #define CONFIG_SYS_MEMTEST_END 0x01ffffff | |
136 | ||
137 | /* DDR Setup */ | |
5614e71b | 138 | #define CONFIG_SYS_FSL_DDR3 |
41d91011 PK |
139 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
140 | #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ | |
141 | #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ | |
142 | #define CONFIG_FSL_DDR_INTERACTIVE | |
143 | ||
144 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef | |
145 | ||
146 | #define CONFIG_SYS_SDRAM_SIZE (1024) | |
147 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
148 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
149 | ||
150 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 | |
151 | ||
152 | /* DDR3 Controller Settings */ | |
153 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 | |
154 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F | |
155 | #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 | |
156 | #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 | |
157 | #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 | |
158 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef | |
159 | #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 | |
160 | #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 | |
161 | #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 | |
162 | #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F | |
163 | ||
164 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 | |
165 | #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 | |
166 | #define CONFIG_SYS_DDR_RCW_1 0x00000000 | |
167 | #define CONFIG_SYS_DDR_RCW_2 0x00000000 | |
168 | #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 | |
169 | #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 | |
170 | #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 | |
171 | #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 | |
172 | ||
173 | #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 | |
174 | #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 | |
175 | #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 | |
176 | #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 | |
177 | ||
178 | #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 | |
179 | #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 | |
180 | #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 | |
181 | #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF | |
182 | #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 | |
183 | #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 | |
184 | #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 | |
185 | #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 | |
186 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 | |
187 | ||
188 | #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 | |
189 | #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 | |
190 | #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 | |
191 | #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 | |
192 | #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 | |
193 | #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 | |
194 | #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 | |
195 | #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 | |
196 | #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 | |
197 | ||
198 | /*FIXME: the following params are constant w.r.t diff freq | |
199 | combinations. this should be removed later | |
200 | */ | |
201 | #if CONFIG_DDR_CLK_FREQ == 100000000 | |
202 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 | |
203 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 | |
204 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 | |
205 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 | |
206 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 | |
207 | #elif CONFIG_DDR_CLK_FREQ == 133000000 | |
208 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 | |
209 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 | |
210 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 | |
211 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 | |
212 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 | |
213 | #else | |
214 | #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 | |
215 | #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 | |
216 | #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 | |
217 | #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 | |
218 | #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 | |
219 | #endif | |
220 | ||
41d91011 PK |
221 | /* relocated CCSRBAR */ |
222 | #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT | |
223 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT | |
224 | ||
225 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR | |
226 | ||
64501c66 PJ |
227 | /* DSP CCSRBAR */ |
228 | #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT | |
229 | #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT | |
230 | ||
41d91011 PK |
231 | /* |
232 | * IFC Definitions | |
233 | */ | |
234 | /* NOR Flash on IFC */ | |
83e0c2bb PK |
235 | |
236 | #ifdef CONFIG_SPL_BUILD | |
237 | #define CONFIG_SYS_NO_FLASH | |
238 | #endif | |
41d91011 PK |
239 | #define CONFIG_SYS_FLASH_BASE 0x88000000 |
240 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ | |
241 | ||
242 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE | |
243 | ||
244 | #define CONFIG_SYS_NOR_CSPR 0x88000101 | |
245 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) | |
246 | #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) | |
247 | /* NOR Flash Timing Params */ | |
248 | ||
249 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ | |
250 | | FTIM0_NOR_TEADC(0x03) \ | |
251 | | FTIM0_NOR_TAVDS(0x00) \ | |
252 | | FTIM0_NOR_TEAHC(0x0f)) | |
253 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ | |
254 | | FTIM1_NOR_TRAD_NOR(0x09) \ | |
255 | | FTIM1_NOR_TSEQRAD_NOR(0x09)) | |
256 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ | |
257 | | FTIM2_NOR_TCH(0x4) \ | |
258 | | FTIM2_NOR_TWPH(0x7) \ | |
259 | | FTIM2_NOR_TWP(0x1e)) | |
260 | #define CONFIG_SYS_NOR_FTIM3 0x0 | |
261 | ||
262 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} | |
263 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
264 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
265 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
266 | ||
267 | #undef CONFIG_SYS_FLASH_CHECKSUM | |
268 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
269 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
270 | ||
271 | /* CFI for NOR Flash */ | |
272 | #define CONFIG_FLASH_CFI_DRIVER | |
273 | #define CONFIG_SYS_FLASH_CFI | |
274 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
275 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE | |
276 | ||
277 | /* NAND Flash on IFC */ | |
278 | #define CONFIG_SYS_NAND_BASE 0xff800000 | |
279 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE | |
280 | ||
281 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ | |
282 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ | |
283 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ | |
284 | | CSPR_V) | |
285 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) | |
286 | ||
287 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ | |
288 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ | |
289 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ | |
290 | | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ | |
291 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ | |
292 | | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ | |
293 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ | |
294 | ||
295 | /* NAND Flash Timing Params */ | |
296 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ | |
297 | | FTIM0_NAND_TWP(0x05) \ | |
298 | | FTIM0_NAND_TWCHT(0x02) \ | |
299 | | FTIM0_NAND_TWH(0x04)) | |
300 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ | |
301 | | FTIM1_NAND_TWBE(0x1e) \ | |
302 | | FTIM1_NAND_TRR(0x07) \ | |
303 | | FTIM1_NAND_TRP(0x05)) | |
304 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ | |
305 | | FTIM2_NAND_TREH(0x04) \ | |
306 | | FTIM2_NAND_TWHRE(0x11)) | |
307 | #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) | |
308 | ||
309 | #define CONFIG_SYS_NAND_DDR_LAW 11 | |
310 | ||
311 | /* NAND */ | |
312 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
313 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
41d91011 PK |
314 | #define CONFIG_CMD_NAND |
315 | ||
316 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
317 | ||
83e0c2bb | 318 | #ifndef CONFIG_SPL_BUILD |
41d91011 | 319 | #define CONFIG_FSL_QIXIS |
83e0c2bb | 320 | #endif |
41d91011 PK |
321 | #ifdef CONFIG_FSL_QIXIS |
322 | #define CONFIG_SYS_FPGA_BASE 0xffb00000 | |
323 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 | |
324 | #define QIXIS_BASE CONFIG_SYS_FPGA_BASE | |
325 | #define QIXIS_LBMAP_SWITCH 9 | |
326 | #define QIXIS_LBMAP_MASK 0x07 | |
327 | #define QIXIS_LBMAP_SHIFT 0 | |
328 | #define QIXIS_LBMAP_DFLTBANK 0x00 | |
329 | #define QIXIS_LBMAP_ALTBANK 0x04 | |
330 | #define QIXIS_RST_CTL_RESET 0x83 | |
331 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 | |
332 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 | |
333 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 | |
334 | ||
335 | #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE | |
336 | ||
337 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ | |
338 | | CSPR_PORT_SIZE_8 \ | |
339 | | CSPR_MSEL_GPCM \ | |
340 | | CSPR_V) | |
341 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) | |
342 | #define CONFIG_SYS_CSOR2 0x0 | |
343 | /* CPLD Timing parameters for IFC CS3 */ | |
344 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ | |
345 | FTIM0_GPCM_TEADC(0x0e) | \ | |
346 | FTIM0_GPCM_TEAHC(0x0e)) | |
347 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ | |
348 | FTIM1_GPCM_TRAD(0x1f)) | |
349 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ | |
de519163 | 350 | FTIM2_GPCM_TCH(0x8) | \ |
41d91011 PK |
351 | FTIM2_GPCM_TWP(0x1f)) |
352 | #define CONFIG_SYS_CS2_FTIM3 0x0 | |
353 | #endif | |
354 | ||
355 | /* Set up IFC registers for boot location NOR/NAND */ | |
3051f3f9 | 356 | #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) |
83e0c2bb PK |
357 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
358 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK | |
359 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR | |
360 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
361 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
362 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
363 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
364 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR | |
365 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK | |
366 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR | |
367 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
368 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
369 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
370 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
371 | #else | |
41d91011 PK |
372 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR |
373 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK | |
374 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR | |
375 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 | |
376 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 | |
377 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 | |
378 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 | |
379 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR | |
380 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK | |
381 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR | |
382 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 | |
383 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 | |
384 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 | |
385 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 | |
83e0c2bb | 386 | #endif |
41d91011 PK |
387 | |
388 | #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ | |
389 | #define CONFIG_BOARD_EARLY_INIT_R | |
390 | ||
391 | #define CONFIG_SYS_INIT_RAM_LOCK | |
392 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ | |
b39d1213 | 393 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */ |
41d91011 | 394 | |
b39d1213 | 395 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ |
41d91011 PK |
396 | - GENERATED_GBL_DATA_SIZE) |
397 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
398 | ||
9307cbab | 399 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
41d91011 PK |
400 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ |
401 | ||
402 | /* Serial Port */ | |
403 | #define CONFIG_CONS_INDEX 1 | |
404 | #undef CONFIG_SERIAL_SOFTWARE_FIFO | |
41d91011 PK |
405 | #define CONFIG_SYS_NS16550_SERIAL |
406 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
407 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
83e0c2bb PK |
408 | #ifdef CONFIG_SPL_BUILD |
409 | #define CONFIG_NS16550_MIN_FUNCTIONS | |
410 | #endif | |
41d91011 | 411 | |
41d91011 PK |
412 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ |
413 | ||
414 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
415 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
416 | ||
417 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) | |
418 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) | |
419 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) | |
420 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) | |
421 | ||
00f792e0 HS |
422 | #define CONFIG_SYS_I2C |
423 | #define CONFIG_SYS_I2C_FSL | |
424 | #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ | |
425 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
426 | #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ | |
427 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
428 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 | |
429 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 | |
41d91011 PK |
430 | |
431 | /* I2C EEPROM */ | |
432 | #define CONFIG_ID_EEPROM | |
433 | #ifdef CONFIG_ID_EEPROM | |
434 | #define CONFIG_SYS_I2C_EEPROM_NXID | |
435 | #endif | |
436 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 | |
437 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 | |
438 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 | |
439 | ||
440 | /* enable read and write access to EEPROM */ | |
441 | #define CONFIG_CMD_EEPROM | |
41d91011 PK |
442 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
443 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 | |
444 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 | |
445 | ||
446 | /* I2C FPGA */ | |
447 | #define CONFIG_I2C_FPGA | |
448 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 | |
449 | ||
450 | #define CONFIG_RTC_DS3231 | |
451 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
452 | ||
453 | /* | |
454 | * SPI interface will not be available in case of NAND boot SPI CS0 will be | |
455 | * used for SLIC | |
456 | */ | |
457 | /* eSPI - Enhanced SPI */ | |
41d91011 | 458 | #ifdef CONFIG_FSL_ESPI |
41d91011 PK |
459 | #define CONFIG_SF_DEFAULT_SPEED 10000000 |
460 | #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 | |
461 | #endif | |
462 | ||
463 | #if defined(CONFIG_TSEC_ENET) | |
464 | ||
465 | #define CONFIG_MII /* MII PHY management */ | |
466 | #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ | |
467 | #define CONFIG_TSEC1 1 | |
468 | #define CONFIG_TSEC1_NAME "eTSEC1" | |
469 | #define CONFIG_TSEC2 1 | |
470 | #define CONFIG_TSEC2_NAME "eTSEC2" | |
471 | ||
472 | #define TSEC1_PHY_ADDR 0 | |
473 | #define TSEC2_PHY_ADDR 1 | |
474 | ||
475 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
476 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
477 | ||
478 | #define TSEC1_PHYIDX 0 | |
479 | #define TSEC2_PHYIDX 0 | |
480 | ||
481 | #define CONFIG_ETHPRIME "eTSEC1" | |
482 | ||
483 | #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ | |
484 | ||
485 | /* TBI PHY configuration for SGMII mode */ | |
486 | #define CONFIG_TSEC_TBICR_SETTINGS ( \ | |
487 | TBICR_PHY_RESET \ | |
488 | | TBICR_ANEG_ENABLE \ | |
489 | | TBICR_FULL_DUPLEX \ | |
490 | | TBICR_SPEED1_SET \ | |
491 | ) | |
492 | ||
493 | #endif /* CONFIG_TSEC_ENET */ | |
494 | ||
495 | #define CONFIG_MMC | |
496 | #ifdef CONFIG_MMC | |
41d91011 PK |
497 | #define CONFIG_DOS_PARTITION |
498 | #define CONFIG_FSL_ESDHC | |
499 | #define CONFIG_GENERIC_MMC | |
500 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR | |
501 | #endif | |
502 | ||
503 | #define CONFIG_USB_EHCI /* USB */ | |
504 | #ifdef CONFIG_USB_EHCI | |
41d91011 PK |
505 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
506 | #define CONFIG_USB_EHCI_FSL | |
41d91011 PK |
507 | #define CONFIG_HAS_FSL_DR_USB |
508 | #endif | |
509 | ||
510 | /* | |
511 | * Environment | |
512 | */ | |
41d91011 PK |
513 | #if defined(CONFIG_RAMBOOT_SDCARD) |
514 | #define CONFIG_ENV_IS_IN_MMC | |
e222b1f3 | 515 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
41d91011 PK |
516 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
517 | #define CONFIG_ENV_SIZE 0x2000 | |
518 | #elif defined(CONFIG_RAMBOOT_SPIFLASH) | |
519 | #define CONFIG_ENV_IS_IN_SPI_FLASH | |
520 | #define CONFIG_ENV_SPI_BUS 0 | |
521 | #define CONFIG_ENV_SPI_CS 0 | |
522 | #define CONFIG_ENV_SPI_MAX_HZ 10000000 | |
523 | #define CONFIG_ENV_SPI_MODE 0 | |
524 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ | |
525 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
526 | #define CONFIG_ENV_SIZE 0x2000 | |
bea3cbb0 | 527 | #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) |
83e0c2bb PK |
528 | #define CONFIG_ENV_IS_IN_NAND |
529 | #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE | |
e222b1f3 | 530 | #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) |
83e0c2bb PK |
531 | #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) |
532 | #elif defined(CONFIG_SYS_RAMBOOT) | |
41d91011 PK |
533 | #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ |
534 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) | |
535 | #define CONFIG_ENV_SIZE 0x2000 | |
41d91011 PK |
536 | #else |
537 | #define CONFIG_ENV_IS_IN_FLASH | |
41d91011 | 538 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) |
41d91011 | 539 | #define CONFIG_ENV_SIZE 0x2000 |
e222b1f3 | 540 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
41d91011 PK |
541 | #endif |
542 | ||
543 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
544 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
545 | ||
546 | /* | |
547 | * Command line configuration. | |
548 | */ | |
41d91011 | 549 | #define CONFIG_CMD_DATE |
41d91011 | 550 | #define CONFIG_CMD_ERRATA |
41d91011 | 551 | #define CONFIG_CMD_IRQ |
41d91011 PK |
552 | #define CONFIG_CMD_REGINFO |
553 | ||
554 | #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) | |
41d91011 PK |
555 | #define CONFIG_DOS_PARTITION |
556 | #endif | |
557 | ||
737537ef RG |
558 | /* Hash command with SHA acceleration supported in hardware */ |
559 | #ifdef CONFIG_FSL_CAAM | |
560 | #define CONFIG_CMD_HASH | |
561 | #define CONFIG_SHA_HW_ACCEL | |
562 | #endif | |
563 | ||
41d91011 PK |
564 | /* |
565 | * Miscellaneous configurable options | |
566 | */ | |
567 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
568 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ | |
569 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ | |
570 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
41d91011 PK |
571 | |
572 | #if defined(CONFIG_CMD_KGDB) | |
573 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
574 | #else | |
575 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
576 | #endif | |
577 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) | |
578 | /* Print Buffer Size */ | |
579 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
580 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ | |
41d91011 | 581 | |
41d91011 PK |
582 | /* |
583 | * For booting Linux, the board info and command line data | |
584 | * have to be in the first 64 MB of memory, since this is | |
585 | * the maximum mapped by the Linux kernel during initialization. | |
586 | */ | |
587 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ | |
588 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
589 | ||
590 | #if defined(CONFIG_CMD_KGDB) | |
591 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
41d91011 PK |
592 | #endif |
593 | ||
42a9e2fe AK |
594 | /* |
595 | * Dynamic MTD Partition support with mtdparts | |
596 | */ | |
597 | #ifndef CONFIG_SYS_NO_FLASH | |
598 | #define CONFIG_MTD_DEVICE | |
599 | #define CONFIG_MTD_PARTITIONS | |
600 | #define CONFIG_CMD_MTDPARTS | |
601 | #define CONFIG_FLASH_CFI_MTD | |
602 | #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash," | |
603 | #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \ | |
604 | "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \ | |
605 | "8m(kernel),512k(dtb),-(fs)" | |
606 | #endif | |
607 | /* | |
608 | * Override partitions in device tree using info | |
609 | * in "mtdparts" environment variable | |
610 | */ | |
611 | #ifdef CONFIG_CMD_MTDPARTS | |
612 | #define CONFIG_FDT_FIXUP_PARTITIONS | |
613 | #endif | |
614 | ||
41d91011 PK |
615 | /* |
616 | * Environment Configuration | |
617 | */ | |
618 | ||
619 | #if defined(CONFIG_TSEC_ENET) | |
620 | #define CONFIG_HAS_ETH0 | |
621 | #define CONFIG_HAS_ETH1 | |
622 | #endif | |
623 | ||
624 | #define CONFIG_HOSTNAME BSC9132qds | |
625 | #define CONFIG_ROOTPATH "/opt/nfsroot" | |
626 | #define CONFIG_BOOTFILE "uImage" | |
627 | #define CONFIG_UBOOTPATH "u-boot.bin" | |
628 | ||
629 | #define CONFIG_BAUDRATE 115200 | |
630 | ||
631 | #ifdef CONFIG_SDCARD | |
632 | #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" | |
633 | #else | |
634 | #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" | |
635 | #endif | |
636 | ||
637 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
638 | "netdev=eth0\0" \ | |
639 | "uboot=" CONFIG_UBOOTPATH "\0" \ | |
640 | "loadaddr=1000000\0" \ | |
641 | "bootfile=uImage\0" \ | |
642 | "consoledev=ttyS0\0" \ | |
643 | "ramdiskaddr=2000000\0" \ | |
644 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ | |
b24a4f62 | 645 | "fdtaddr=1e00000\0" \ |
41d91011 PK |
646 | "fdtfile=bsc9132qds.dtb\0" \ |
647 | "bdev=sda1\0" \ | |
648 | CONFIG_DEF_HWCONFIG\ | |
649 | "othbootargs=mem=880M ramdisk_size=600000 " \ | |
650 | "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ | |
651 | "isolcpus=0\0" \ | |
652 | "usbext2boot=setenv bootargs root=/dev/ram rw " \ | |
653 | "console=$consoledev,$baudrate $othbootargs; " \ | |
654 | "usb start;" \ | |
655 | "ext2load usb 0:4 $loadaddr $bootfile;" \ | |
656 | "ext2load usb 0:4 $fdtaddr $fdtfile;" \ | |
657 | "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ | |
658 | "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ | |
659 | "debug_halt_off=mw ff7e0e30 0xf0000000;" | |
660 | ||
661 | #define CONFIG_NFSBOOTCOMMAND \ | |
662 | "setenv bootargs root=/dev/nfs rw " \ | |
663 | "nfsroot=$serverip:$rootpath " \ | |
664 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
665 | "console=$consoledev,$baudrate $othbootargs;" \ | |
666 | "tftp $loadaddr $bootfile;" \ | |
667 | "tftp $fdtaddr $fdtfile;" \ | |
668 | "bootm $loadaddr - $fdtaddr" | |
669 | ||
670 | #define CONFIG_HDBOOT \ | |
671 | "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ | |
672 | "console=$consoledev,$baudrate $othbootargs;" \ | |
673 | "usb start;" \ | |
674 | "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ | |
675 | "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ | |
676 | "bootm $loadaddr - $fdtaddr" | |
677 | ||
678 | #define CONFIG_RAMBOOTCOMMAND \ | |
679 | "setenv bootargs root=/dev/ram rw " \ | |
680 | "console=$consoledev,$baudrate $othbootargs; " \ | |
681 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
682 | "tftp $loadaddr $bootfile;" \ | |
683 | "tftp $fdtaddr $fdtfile;" \ | |
684 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
685 | ||
686 | #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND | |
687 | ||
f978f7c2 AB |
688 | #include <asm/fsl_secure_boot.h> |
689 | ||
41d91011 | 690 | #endif /* __CONFIG_H */ |