]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/BSC9132QDS.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / BSC9132QDS.h
CommitLineData
41d91011
PK
1/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
41d91011
PK
5 */
6
7/*
8 * BSC9132 QDS board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
4aafbb44 14#define CONFIG_DISPLAY_BOARDINFO
15
41d91011
PK
16#ifdef CONFIG_BSC9132QDS
17#define CONFIG_BSC9132
18#endif
19
20#define CONFIG_MISC_INIT_R
21
22#ifdef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_SDCARD
24#define CONFIG_SYS_RAMBOOT
25#define CONFIG_SYS_EXTRA_ENV_RELOC
26#define CONFIG_SYS_TEXT_BASE 0x11000000
e222b1f3 27#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
41d91011
PK
28#endif
29#define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 1
30#ifdef CONFIG_SPIFLASH
31#define CONFIG_RAMBOOT_SPIFLASH
32#define CONFIG_SYS_RAMBOOT
33#define CONFIG_SYS_EXTRA_ENV_RELOC
34#define CONFIG_SYS_TEXT_BASE 0x11000000
e222b1f3 35#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
41d91011 36#endif
bea3cbb0
AB
37#ifdef CONFIG_NAND_SECBOOT
38#define CONFIG_RAMBOOT_NAND
39#define CONFIG_SYS_RAMBOOT
40#define CONFIG_SYS_EXTRA_ENV_RELOC
41#define CONFIG_SYS_TEXT_BASE 0x11000000
42#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
43#endif
41d91011 44
83e0c2bb 45#ifdef CONFIG_NAND
83e0c2bb
PK
46#define CONFIG_SPL_INIT_MINIMAL
47#define CONFIG_SPL_SERIAL_SUPPORT
48#define CONFIG_SPL_NAND_SUPPORT
fbe76ae4 49#define CONFIG_SPL_NAND_BOOT
83e0c2bb
PK
50#define CONFIG_SPL_FLUSH_IMAGE
51#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
52
53#define CONFIG_SYS_TEXT_BASE 0x00201000
54#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
55#define CONFIG_SPL_MAX_SIZE 8192
56#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
57#define CONFIG_SPL_RELOC_STACK 0x00100000
e222b1f3 58#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
83e0c2bb
PK
59#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
60#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
61#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
62#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
63#endif
64
41d91011 65#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 66#define CONFIG_SYS_TEXT_BASE 0x8ff40000
41d91011
PK
67#endif
68
69#ifndef CONFIG_RESET_VECTOR_ADDRESS
70#define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc
71#endif
72
83e0c2bb
PK
73#ifdef CONFIG_SPL_BUILD
74#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
75#else
76#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
41d91011
PK
77#endif
78
41d91011
PK
79/* High Level Configuration Options */
80#define CONFIG_BOOKE /* BOOKE */
81#define CONFIG_E500 /* BOOKE e500 family */
41d91011 82#define CONFIG_FSL_IFC /* Enable IFC Support */
737537ef 83#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
41d91011
PK
84#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
85
86#define CONFIG_PCI /* Enable PCI/PCIE */
87#if defined(CONFIG_PCI)
88#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
89#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
842033e6 90#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
41d91011
PK
91#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
92#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
93
41d91011
PK
94#define CONFIG_CMD_PCI
95
41d91011
PK
96
97/*
98 * PCI Windows
99 * Memory space is mapped 1-1, but I/O space must start from 0.
100 */
101/* controller 1, Slot 1, tgtid 1, Base address a000 */
102#define CONFIG_SYS_PCIE1_NAME "PCIe Slot"
103#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
104#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
105#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
106#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
107#define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000
108#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
109#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
110#define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000
111
112#define CONFIG_PCI_PNP /* do pci plug-and-play */
113
114#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
115#define CONFIG_DOS_PARTITION
116#endif
117
118#define CONFIG_FSL_LAW /* Use common FSL init code */
119#define CONFIG_ENV_OVERWRITE
120#define CONFIG_TSEC_ENET /* ethernet */
121
122#if defined(CONFIG_SYS_CLK_100_DDR_100)
123#define CONFIG_SYS_CLK_FREQ 100000000
124#define CONFIG_DDR_CLK_FREQ 100000000
125#elif defined(CONFIG_SYS_CLK_100_DDR_133)
126#define CONFIG_SYS_CLK_FREQ 100000000
127#define CONFIG_DDR_CLK_FREQ 133000000
128#endif
129
130#define CONFIG_MP
131
132#define CONFIG_HWCONFIG
133/*
134 * These can be toggled for performance analysis, otherwise use default.
135 */
136#define CONFIG_L2_CACHE /* toggle L2 cache */
137#define CONFIG_BTB /* enable branch predition */
138
139#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
140#define CONFIG_SYS_MEMTEST_END 0x01ffffff
141
142/* DDR Setup */
5614e71b 143#define CONFIG_SYS_FSL_DDR3
41d91011
PK
144#define CONFIG_SYS_SPD_BUS_NUM 0
145#define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */
146#define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */
147#define CONFIG_FSL_DDR_INTERACTIVE
148
149#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
150
151#define CONFIG_SYS_SDRAM_SIZE (1024)
152#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
153#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
154
155#define CONFIG_DIMM_SLOTS_PER_CTLR 1
156
157/* DDR3 Controller Settings */
158#define CONFIG_CHIP_SELECTS_PER_CTRL 1
159#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
160#define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302
161#define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302
162#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
163#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
164#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
165#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
166#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
167#define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F
168
169#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
170#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
171#define CONFIG_SYS_DDR_RCW_1 0x00000000
172#define CONFIG_SYS_DDR_RCW_2 0x00000000
173#define CONFIG_SYS_DDR_CONTROL_800 0x470C0000
174#define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050
175#define CONFIG_SYS_DDR_TIMING_4_800 0x00220001
176#define CONFIG_SYS_DDR_TIMING_5_800 0x03402400
177
178#define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008
179#define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010
180#define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001
181#define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400
182
183#define CONFIG_SYS_DDR_TIMING_3_800 0x00020000
184#define CONFIG_SYS_DDR_TIMING_0_800 0x00330004
185#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846
186#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF
187#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
188#define CONFIG_SYS_DDR_MODE_1_800 0x40461520
189#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
190#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000
191#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608
192
193#define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000
194#define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104
195#define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45
196#define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114
197#define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000
198#define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50
199#define CONFIG_SYS_DDR_MODE_2_1333 0x00100000
200#define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513
201#define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607
202
203/*FIXME: the following params are constant w.r.t diff freq
204combinations. this should be removed later
205*/
206#if CONFIG_DDR_CLK_FREQ == 100000000
207#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
208#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
209#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
210#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
211#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
212#elif CONFIG_DDR_CLK_FREQ == 133000000
213#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
214#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333
215#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333
216#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
217#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
218#else
219#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
220#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
221#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
222#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
223#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
224#endif
225
226
227/* relocated CCSRBAR */
228#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
229#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
230
231#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
232
64501c66
PJ
233/* DSP CCSRBAR */
234#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
235#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
236
41d91011
PK
237/*
238 * IFC Definitions
239 */
240/* NOR Flash on IFC */
83e0c2bb
PK
241
242#ifdef CONFIG_SPL_BUILD
243#define CONFIG_SYS_NO_FLASH
244#endif
41d91011
PK
245#define CONFIG_SYS_FLASH_BASE 0x88000000
246#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */
247
248#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
249
250#define CONFIG_SYS_NOR_CSPR 0x88000101
251#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
252#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5)
253/* NOR Flash Timing Params */
254
255#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \
256 | FTIM0_NOR_TEADC(0x03) \
257 | FTIM0_NOR_TAVDS(0x00) \
258 | FTIM0_NOR_TEAHC(0x0f))
259#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \
260 | FTIM1_NOR_TRAD_NOR(0x09) \
261 | FTIM1_NOR_TSEQRAD_NOR(0x09))
262#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \
263 | FTIM2_NOR_TCH(0x4) \
264 | FTIM2_NOR_TWPH(0x7) \
265 | FTIM2_NOR_TWP(0x1e))
266#define CONFIG_SYS_NOR_FTIM3 0x0
267
268#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
269#define CONFIG_SYS_FLASH_QUIET_TEST
270#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
271#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
272
273#undef CONFIG_SYS_FLASH_CHECKSUM
274#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
275#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
276
277/* CFI for NOR Flash */
278#define CONFIG_FLASH_CFI_DRIVER
279#define CONFIG_SYS_FLASH_CFI
280#define CONFIG_SYS_FLASH_EMPTY_INFO
281#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
282
283/* NAND Flash on IFC */
284#define CONFIG_SYS_NAND_BASE 0xff800000
285#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
286
287#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
288 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
289 | CSPR_MSEL_NAND /* MSEL = NAND */ \
290 | CSPR_V)
291#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
292
293#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
294 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
295 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
296 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
297 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
298 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
299 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
300
301/* NAND Flash Timing Params */
302#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
303 | FTIM0_NAND_TWP(0x05) \
304 | FTIM0_NAND_TWCHT(0x02) \
305 | FTIM0_NAND_TWH(0x04))
306#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \
307 | FTIM1_NAND_TWBE(0x1e) \
308 | FTIM1_NAND_TRR(0x07) \
309 | FTIM1_NAND_TRP(0x05))
310#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
311 | FTIM2_NAND_TREH(0x04) \
312 | FTIM2_NAND_TWHRE(0x11))
313#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
314
315#define CONFIG_SYS_NAND_DDR_LAW 11
316
317/* NAND */
318#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
319#define CONFIG_SYS_MAX_NAND_DEVICE 1
41d91011
PK
320#define CONFIG_CMD_NAND
321
322#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
323
83e0c2bb 324#ifndef CONFIG_SPL_BUILD
41d91011 325#define CONFIG_FSL_QIXIS
83e0c2bb 326#endif
41d91011
PK
327#ifdef CONFIG_FSL_QIXIS
328#define CONFIG_SYS_FPGA_BASE 0xffb00000
329#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
330#define QIXIS_BASE CONFIG_SYS_FPGA_BASE
331#define QIXIS_LBMAP_SWITCH 9
332#define QIXIS_LBMAP_MASK 0x07
333#define QIXIS_LBMAP_SHIFT 0
334#define QIXIS_LBMAP_DFLTBANK 0x00
335#define QIXIS_LBMAP_ALTBANK 0x04
336#define QIXIS_RST_CTL_RESET 0x83
337#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
338#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
339#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
340
341#define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE
342
343#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
344 | CSPR_PORT_SIZE_8 \
345 | CSPR_MSEL_GPCM \
346 | CSPR_V)
347#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
348#define CONFIG_SYS_CSOR2 0x0
349/* CPLD Timing parameters for IFC CS3 */
350#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
351 FTIM0_GPCM_TEADC(0x0e) | \
352 FTIM0_GPCM_TEAHC(0x0e))
353#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
354 FTIM1_GPCM_TRAD(0x1f))
355#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
de519163 356 FTIM2_GPCM_TCH(0x8) | \
41d91011
PK
357 FTIM2_GPCM_TWP(0x1f))
358#define CONFIG_SYS_CS2_FTIM3 0x0
359#endif
360
361/* Set up IFC registers for boot location NOR/NAND */
3051f3f9 362#if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
83e0c2bb
PK
363#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
364#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
365#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
366#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
367#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
368#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
369#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
370#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
371#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
372#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
373#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
374#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
375#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
376#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
377#else
41d91011
PK
378#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
379#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
380#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
381#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
382#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
383#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
384#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
385#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
386#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
387#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
388#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
389#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
390#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
391#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
83e0c2bb 392#endif
41d91011
PK
393
394#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
395#define CONFIG_BOARD_EARLY_INIT_R
396
397#define CONFIG_SYS_INIT_RAM_LOCK
398#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
b39d1213 399#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
41d91011 400
b39d1213 401#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
41d91011
PK
402 - GENERATED_GBL_DATA_SIZE)
403#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
404
9307cbab 405#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
41d91011
PK
406#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
407
408/* Serial Port */
409#define CONFIG_CONS_INDEX 1
410#undef CONFIG_SERIAL_SOFTWARE_FIFO
41d91011
PK
411#define CONFIG_SYS_NS16550_SERIAL
412#define CONFIG_SYS_NS16550_REG_SIZE 1
413#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
83e0c2bb
PK
414#ifdef CONFIG_SPL_BUILD
415#define CONFIG_NS16550_MIN_FUNCTIONS
416#endif
41d91011 417
41d91011
PK
418#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
419
420#define CONFIG_SYS_BAUDRATE_TABLE \
421 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
422
423#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
424#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
425#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
426#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
427
00f792e0
HS
428#define CONFIG_SYS_I2C
429#define CONFIG_SYS_I2C_FSL
430#define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/
431#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
432#define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/
433#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
434#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
435#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
41d91011
PK
436
437/* I2C EEPROM */
438#define CONFIG_ID_EEPROM
439#ifdef CONFIG_ID_EEPROM
440#define CONFIG_SYS_I2C_EEPROM_NXID
441#endif
442#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
443#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
444#define CONFIG_SYS_EEPROM_BUS_NUM 0
445
446/* enable read and write access to EEPROM */
447#define CONFIG_CMD_EEPROM
41d91011
PK
448#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
449#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
450#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
451
452/* I2C FPGA */
453#define CONFIG_I2C_FPGA
454#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
455
456#define CONFIG_RTC_DS3231
457#define CONFIG_SYS_I2C_RTC_ADDR 0x68
458
459/*
460 * SPI interface will not be available in case of NAND boot SPI CS0 will be
461 * used for SLIC
462 */
463/* eSPI - Enhanced SPI */
41d91011 464#ifdef CONFIG_FSL_ESPI
41d91011
PK
465#define CONFIG_CMD_SF
466#define CONFIG_SF_DEFAULT_SPEED 10000000
467#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
468#endif
469
470#if defined(CONFIG_TSEC_ENET)
471
472#define CONFIG_MII /* MII PHY management */
473#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
474#define CONFIG_TSEC1 1
475#define CONFIG_TSEC1_NAME "eTSEC1"
476#define CONFIG_TSEC2 1
477#define CONFIG_TSEC2_NAME "eTSEC2"
478
479#define TSEC1_PHY_ADDR 0
480#define TSEC2_PHY_ADDR 1
481
482#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
483#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
484
485#define TSEC1_PHYIDX 0
486#define TSEC2_PHYIDX 0
487
488#define CONFIG_ETHPRIME "eTSEC1"
489
490#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
491
492/* TBI PHY configuration for SGMII mode */
493#define CONFIG_TSEC_TBICR_SETTINGS ( \
494 TBICR_PHY_RESET \
495 | TBICR_ANEG_ENABLE \
496 | TBICR_FULL_DUPLEX \
497 | TBICR_SPEED1_SET \
498 )
499
500#endif /* CONFIG_TSEC_ENET */
501
502#define CONFIG_MMC
503#ifdef CONFIG_MMC
504#define CONFIG_CMD_MMC
505#define CONFIG_DOS_PARTITION
506#define CONFIG_FSL_ESDHC
507#define CONFIG_GENERIC_MMC
508#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
509#endif
510
511#define CONFIG_USB_EHCI /* USB */
512#ifdef CONFIG_USB_EHCI
513#define CONFIG_CMD_USB
514#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
515#define CONFIG_USB_EHCI_FSL
516#define CONFIG_USB_STORAGE
517#define CONFIG_HAS_FSL_DR_USB
518#endif
519
520/*
521 * Environment
522 */
41d91011
PK
523#if defined(CONFIG_RAMBOOT_SDCARD)
524#define CONFIG_ENV_IS_IN_MMC
e222b1f3 525#define CONFIG_FSL_FIXED_MMC_LOCATION
41d91011
PK
526#define CONFIG_SYS_MMC_ENV_DEV 0
527#define CONFIG_ENV_SIZE 0x2000
528#elif defined(CONFIG_RAMBOOT_SPIFLASH)
529#define CONFIG_ENV_IS_IN_SPI_FLASH
530#define CONFIG_ENV_SPI_BUS 0
531#define CONFIG_ENV_SPI_CS 0
532#define CONFIG_ENV_SPI_MAX_HZ 10000000
533#define CONFIG_ENV_SPI_MODE 0
534#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
535#define CONFIG_ENV_SECT_SIZE 0x10000
536#define CONFIG_ENV_SIZE 0x2000
bea3cbb0 537#elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
83e0c2bb
PK
538#define CONFIG_ENV_IS_IN_NAND
539#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 540#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
83e0c2bb
PK
541#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
542#elif defined(CONFIG_SYS_RAMBOOT)
41d91011
PK
543#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
544#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
545#define CONFIG_ENV_SIZE 0x2000
41d91011
PK
546#else
547#define CONFIG_ENV_IS_IN_FLASH
41d91011 548#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
41d91011 549#define CONFIG_ENV_SIZE 0x2000
e222b1f3 550#define CONFIG_ENV_SECT_SIZE 0x20000
41d91011
PK
551#endif
552
553#define CONFIG_LOADS_ECHO /* echo on for serial download */
554#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
555
556/*
557 * Command line configuration.
558 */
41d91011
PK
559#define CONFIG_CMD_DATE
560#define CONFIG_CMD_DHCP
41d91011
PK
561#define CONFIG_CMD_ERRATA
562#define CONFIG_CMD_I2C
563#define CONFIG_CMD_IRQ
564#define CONFIG_CMD_MII
565#define CONFIG_CMD_PING
41d91011
PK
566#define CONFIG_CMD_REGINFO
567
568#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
569#define CONFIG_CMD_EXT2
570#define CONFIG_CMD_FAT
571#define CONFIG_DOS_PARTITION
572#endif
573
737537ef
RG
574/* Hash command with SHA acceleration supported in hardware */
575#ifdef CONFIG_FSL_CAAM
576#define CONFIG_CMD_HASH
577#define CONFIG_SHA_HW_ACCEL
578#endif
579
41d91011
PK
580/*
581 * Miscellaneous configurable options
582 */
583#define CONFIG_SYS_LONGHELP /* undef to save memory */
584#define CONFIG_CMDLINE_EDITING /* Command-line editing */
585#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
586#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
41d91011
PK
587
588#if defined(CONFIG_CMD_KGDB)
589#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
590#else
591#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
592#endif
593#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
594 /* Print Buffer Size */
595#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
596#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
41d91011
PK
597
598
599/*
600 * For booting Linux, the board info and command line data
601 * have to be in the first 64 MB of memory, since this is
602 * the maximum mapped by the Linux kernel during initialization.
603 */
604#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
605#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
606
607#if defined(CONFIG_CMD_KGDB)
608#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
41d91011
PK
609#endif
610
42a9e2fe
AK
611/*
612 * Dynamic MTD Partition support with mtdparts
613 */
614#ifndef CONFIG_SYS_NO_FLASH
615#define CONFIG_MTD_DEVICE
616#define CONFIG_MTD_PARTITIONS
617#define CONFIG_CMD_MTDPARTS
618#define CONFIG_FLASH_CFI_MTD
619#define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash,"
620#define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \
621 "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \
622 "8m(kernel),512k(dtb),-(fs)"
623#endif
624/*
625 * Override partitions in device tree using info
626 * in "mtdparts" environment variable
627 */
628#ifdef CONFIG_CMD_MTDPARTS
629#define CONFIG_FDT_FIXUP_PARTITIONS
630#endif
631
41d91011
PK
632/*
633 * Environment Configuration
634 */
635
636#if defined(CONFIG_TSEC_ENET)
637#define CONFIG_HAS_ETH0
638#define CONFIG_HAS_ETH1
639#endif
640
641#define CONFIG_HOSTNAME BSC9132qds
642#define CONFIG_ROOTPATH "/opt/nfsroot"
643#define CONFIG_BOOTFILE "uImage"
644#define CONFIG_UBOOTPATH "u-boot.bin"
645
646#define CONFIG_BAUDRATE 115200
37811ec2 647#define CONFIG_BOOTDELAY 10 /* -1 disable auto-boot */
41d91011
PK
648
649#ifdef CONFIG_SDCARD
650#define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
651#else
652#define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
653#endif
654
655#define CONFIG_EXTRA_ENV_SETTINGS \
656 "netdev=eth0\0" \
657 "uboot=" CONFIG_UBOOTPATH "\0" \
658 "loadaddr=1000000\0" \
659 "bootfile=uImage\0" \
660 "consoledev=ttyS0\0" \
661 "ramdiskaddr=2000000\0" \
662 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
663 "fdtaddr=c00000\0" \
664 "fdtfile=bsc9132qds.dtb\0" \
665 "bdev=sda1\0" \
666 CONFIG_DEF_HWCONFIG\
667 "othbootargs=mem=880M ramdisk_size=600000 " \
668 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
669 "isolcpus=0\0" \
670 "usbext2boot=setenv bootargs root=/dev/ram rw " \
671 "console=$consoledev,$baudrate $othbootargs; " \
672 "usb start;" \
673 "ext2load usb 0:4 $loadaddr $bootfile;" \
674 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
675 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
676 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
677 "debug_halt_off=mw ff7e0e30 0xf0000000;"
678
679#define CONFIG_NFSBOOTCOMMAND \
680 "setenv bootargs root=/dev/nfs rw " \
681 "nfsroot=$serverip:$rootpath " \
682 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr - $fdtaddr"
687
688#define CONFIG_HDBOOT \
689 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
690 "console=$consoledev,$baudrate $othbootargs;" \
691 "usb start;" \
692 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
693 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
694 "bootm $loadaddr - $fdtaddr"
695
696#define CONFIG_RAMBOOTCOMMAND \
697 "setenv bootargs root=/dev/ram rw " \
698 "console=$consoledev,$baudrate $othbootargs; " \
699 "tftp $ramdiskaddr $ramdiskfile;" \
700 "tftp $loadaddr $bootfile;" \
701 "tftp $fdtaddr $fdtfile;" \
702 "bootm $loadaddr $ramdiskaddr $fdtaddr"
703
704#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
705
f978f7c2
AB
706#include <asm/fsl_secure_boot.h>
707
41d91011 708#endif /* __CONFIG_H */