]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI2DP.h
Move defaults from config_cmd_default.h to Kconfig
[people/ms/u-boot.git] / include / configs / CPCI2DP.h
CommitLineData
7644f16f
SR
1/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
7644f16f
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
7644f16f 21
2ae18241 22#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
37ea0092
MF
23#define CONFIG_SYS_GENERIC_BOARD
24#define CONFIG_DISPLAY_BOARDINFO
2ae18241 25
7644f16f
SR
26#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
27
28#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
29
30#define CONFIG_BAUDRATE 9600
31#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
32
33#undef CONFIG_BOOTARGS
34#undef CONFIG_BOOTCOMMAND
35
36#define CONFIG_PREBOOT /* enable preboot variable */
37
38#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 39#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
7644f16f
SR
40
41#define CONFIG_MII 1 /* MII PHY management */
42#define CONFIG_PHY_ADDR 0 /* PHY address */
43
11799434
JL
44/*
45 * BOOTP options
46 */
47#define CONFIG_BOOTP_BOOTFILESIZE
48#define CONFIG_BOOTP_BOOTPATH
49#define CONFIG_BOOTP_GATEWAY
50#define CONFIG_BOOTP_HOSTNAME
51
52
49cf7e8e
JL
53/*
54 * Command line configuration.
55 */
49cf7e8e
JL
56#define CONFIG_CMD_PCI
57#define CONFIG_CMD_IRQ
58#define CONFIG_CMD_ELF
59#define CONFIG_CMD_I2C
60#define CONFIG_CMD_BSP
61#define CONFIG_CMD_EEPROM
62
7644f16f
SR
63
64#undef CONFIG_WATCHDOG /* watchdog disabled */
65
66#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
67
68/*
69 * Miscellaneous configurable options
70 */
6d0f6bcf 71#define CONFIG_SYS_LONGHELP /* undef to save memory */
7644f16f 72
6d0f6bcf 73#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
7644f16f 74
49cf7e8e 75#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 76#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
7644f16f 77#else
6d0f6bcf 78#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
7644f16f 79#endif
6d0f6bcf
JCPV
80#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
81#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
82#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
7644f16f 83
6d0f6bcf 84#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
7644f16f 85
6d0f6bcf 86#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
7644f16f
SR
87
88#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
89
6d0f6bcf
JCPV
90#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
91#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
7644f16f 92
550650dd
SR
93#define CONFIG_CONS_INDEX 2 /* Use UART1 */
94#define CONFIG_SYS_NS16550
95#define CONFIG_SYS_NS16550_SERIAL
96#define CONFIG_SYS_NS16550_REG_SIZE 1
97#define CONFIG_SYS_NS16550_CLK get_serial_clock()
98
6d0f6bcf 99#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 100#define CONFIG_SYS_BASE_BAUD 691200
7644f16f
SR
101
102/* The following table includes the supported baudrates */
6d0f6bcf 103#define CONFIG_SYS_BAUDRATE_TABLE \
7644f16f
SR
104 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
105 57600, 115200, 230400, 460800, 921600 }
106
6d0f6bcf
JCPV
107#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
108#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
7644f16f 109
7644f16f
SR
110#define CONFIG_LOOPW 1 /* enable loopw command */
111
112#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
113
114#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
115
6d0f6bcf 116#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
7644f16f
SR
117
118/*-----------------------------------------------------------------------
119 * PCI stuff
120 *-----------------------------------------------------------------------
121 */
122#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
123#define PCI_HOST_FORCE 1 /* configure as pci host */
124#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
125
126#define CONFIG_PCI /* include pci support */
842033e6 127#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
7644f16f
SR
128#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
129#define CONFIG_PCI_PNP /* do pci plug-and-play */
130 /* resource configuration */
131
132#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
133
134#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
135
136#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
137
6d0f6bcf
JCPV
138#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
139#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x040b /* PCI Device ID: CPCI-2DP */
140#define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
2076d0a1 141
6d0f6bcf
JCPV
142#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
143#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
144#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
145#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs + PB0/1 */
146#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
147#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
7644f16f
SR
148
149/*-----------------------------------------------------------------------
150 * Start addresses for the final memory configuration
151 * (Set up by the startup code)
6d0f6bcf 152 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
7644f16f 153 */
6d0f6bcf
JCPV
154#define CONFIG_SYS_SDRAM_BASE 0x00000000
155#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
157#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
158#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
7644f16f
SR
159
160/*
161 * For booting Linux, the board info and command line data
162 * have to be in the first 8 MB of memory, since this is
163 * the maximum mapped by the Linux kernel during initialization.
164 */
6d0f6bcf 165#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
7644f16f
SR
166/*-----------------------------------------------------------------------
167 * FLASH organization
168 */
6d0f6bcf
JCPV
169#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
170#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
7644f16f 171
6d0f6bcf
JCPV
172#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
173#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
7644f16f 174
6d0f6bcf
JCPV
175#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
176#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
177#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
7644f16f 178
6d0f6bcf
JCPV
179#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
180#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
181#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
7644f16f 182
6d0f6bcf 183#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
7644f16f 184
bb1f8b4f 185#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
186#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
187#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
7644f16f
SR
188
189/*-----------------------------------------------------------------------
190 * I2C EEPROM (CAT24WC16) for environment
191 */
880540de
DE
192#define CONFIG_SYS_I2C
193#define CONFIG_SYS_I2C_PPC4XX
194#define CONFIG_SYS_I2C_PPC4XX_CH0
195#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
196#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
7644f16f 197
6d0f6bcf
JCPV
198#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
199#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
7644f16f 200/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
201#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
202#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
7644f16f
SR
203 /* 16 byte page write mode using*/
204 /* last 4 bits of the address */
6d0f6bcf 205#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
7644f16f 206
6d0f6bcf 207#define CONFIG_SYS_EEPROM_WREN 1
7644f16f 208
7644f16f
SR
209/*
210 * Init Memory Controller:
211 *
212 * BR0/1 and OR0/1 (FLASH)
213 */
214#define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
215#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
216
217/*-----------------------------------------------------------------------
218 * External Bus Controller (EBC) Setup
219 */
220
221/* Memory Bank 0 (Flash Bank 0) initialization */
6d0f6bcf
JCPV
222#define CONFIG_SYS_EBC_PB0AP 0x92015480
223#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
7644f16f
SR
224
225/* Memory Bank 2 (PB0) initialization */
6d0f6bcf
JCPV
226#define CONFIG_SYS_EBC_PB2AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
227#define CONFIG_SYS_EBC_PB2CR 0xEF018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
7644f16f
SR
228
229/* Memory Bank 3 (PB1) initialization */
6d0f6bcf
JCPV
230#define CONFIG_SYS_EBC_PB3AP 0x03004580 /* TWT=6,WBN=1,TH=2,RE=1,SOR=1 */
231#define CONFIG_SYS_EBC_PB3CR 0xEF118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
7644f16f
SR
232
233/*-----------------------------------------------------------------------
234 * Definitions for initial stack pointer and data area (in data cache)
235 */
6d0f6bcf 236#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
7644f16f 237
6d0f6bcf 238#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
553f0982 239#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
25ddd1fb 240#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 241#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
7644f16f
SR
242
243/*-----------------------------------------------------------------------
244 * GPIO definitions
245 */
6d0f6bcf
JCPV
246#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 13) /* GPIO13 */
247#define CONFIG_SYS_SELF_RST (0x80000000 >> 14) /* GPIO14 */
248#define CONFIG_SYS_PB_LED (0x80000000 >> 16) /* GPIO16 */
249#define CONFIG_SYS_INTA_FAKE (0x80000000 >> 23) /* GPIO23 */
7644f16f 250
7644f16f 251#endif /* __CONFIG_H */