]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/JSE.h
i2c, ppc4xx_i2c: switch to new multibus/multiadapter support
[people/ms/u-boot.git] / include / configs / JSE.h
CommitLineData
db01a2ea
WD
1/*
2 * (C) Copyright 2003 Picture Elements, Inc.
3 * Stephen Williams <steve@icarus.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options for the JSE board
33 * (Theoretically easy to change, but the board is fixed.)
34 */
35
36#define CONFIG_JSE 1
37 /* JSE has a PPC405GPr */
38#define CONFIG_405GP 1
39 /* ... which is a 4xxx series */
2ae18241 40#define CONFIG_4x 1
db01a2ea
WD
41 /* ... with a 33MHz OSC. connected to the SysCLK input */
42#define CONFIG_SYS_CLK_FREQ 33333333
43 /* ... with on-chip memory here (4KBytes) */
6d0f6bcf
JCPV
44#define CONFIG_SYS_OCM_DATA_ADDR 0xF4000000
45#define CONFIG_SYS_OCM_DATA_SIZE 0x00001000
db01a2ea 46 /* Do not set up locked dcache as init ram. */
6d0f6bcf 47#undef CONFIG_SYS_INIT_DCACHE_CS
db01a2ea 48
2ae18241
WD
49#define CONFIG_SYS_TEXT_BASE 0xFFF80000
50
db01a2ea
WD
51 /* Map the SystemACE chip (CS#1) here. (Must be a multiple of 1Meg) */
52#define CONFIG_SYSTEMACE 1
6d0f6bcf
JCPV
53#define CONFIG_SYS_SYSTEMACE_BASE 0xf0000000
54#define CONFIG_SYS_SYSTEMACE_WIDTH 8
db01a2ea
WD
55#define CONFIG_DOS_PARTITION 1
56
57 /* Use the On-Chip-Memory (OCM) as a temporary stack for the startup code. */
6d0f6bcf 58#define CONFIG_SYS_TEMP_STACK_OCM 1
db01a2ea 59 /* ... place INIT RAM in the OCM address */
6d0f6bcf 60# define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
db01a2ea 61 /* ... give it the whole init ram */
553f0982 62# define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
db01a2ea 63 /* ... Shave a bit off the end for global data */
25ddd1fb 64# define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
db01a2ea 65 /* ... and place the stack pointer at the top of what's left. */
6d0f6bcf 66# define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
db01a2ea
WD
67
68 /* Enable board_pre_init function */
69#define CONFIG_BOARD_PRE_INIT 1
70#define CONFIG_BOARD_EARLY_INIT_F 1
71 /* Disable post-clk setup init function */
72#undef CONFIG_BOARD_POSTCLK_INIT
73 /* Disable call to post_init_f: late init function. */
74#undef CONFIG_POST
75 /* Enable DRAM test. */
6d0f6bcf 76#define CONFIG_SYS_DRAM_TEST 1
db01a2ea
WD
77 /* Enable misc_init_r function. */
78#define CONFIG_MISC_INIT_R 1
79
80 /* JSE has EEPROM chips that are good for environment. */
9314cee6 81#undef CONFIG_ENV_IS_IN_NVRAM
5a1aceb0 82#undef CONFIG_ENV_IS_IN_FLASH
bb1f8b4f 83#define CONFIG_ENV_IS_IN_EEPROM 1
93f6d725 84#undef CONFIG_ENV_IS_NOWHERE
db01a2ea
WD
85
86 /* This is the 7bit address of the device, not including P. */
6d0f6bcf 87#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
db01a2ea 88 /* After the device address, need one more address byte. */
6d0f6bcf 89#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
db01a2ea 90 /* The EEPROM is 512 bytes. */
6d0f6bcf 91#define CONFIG_SYS_EEPROM_SIZE 512
db01a2ea 92 /* The EEPROM can do 16byte ( 1 << 4 ) page writes. */
6d0f6bcf
JCPV
93#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
94#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
db01a2ea 95 /* Put the environment in the second half. */
0e8d1586
JCPV
96#define CONFIG_ENV_OFFSET 0x00
97#define CONFIG_ENV_SIZE 512
db01a2ea 98
db01a2ea 99 /* The JSE connects UART1 to the console tap connector. */
550650dd
SR
100#define CONFIG_CONS_INDEX 2
101#define CONFIG_SYS_NS16550
102#define CONFIG_SYS_NS16550_SERIAL
103#define CONFIG_SYS_NS16550_REG_SIZE 1
104#define CONFIG_SYS_NS16550_CLK get_serial_clock()
105
db01a2ea
WD
106 /* Set console baudrate to 9600 */
107#define CONFIG_BAUDRATE 9600
108
db01a2ea
WD
109/*
110 * Configuration related to auto-boot.
111 *
112 * CONFIG_BOOTDELAY sets the delay (in seconds) that U-Boot will wait
113 * before resorting to autoboot. This value can be overridden by the
114 * bootdelay environment variable.
115 *
116 * CONFIG_AUTOBOOT_PROMPT is the string that U-Boot emits to warn the
117 * user that an autoboot will happen.
118 *
119 * CONFIG_BOOTCOMMAND is the sequence of commands that U-Boot will
120 * execute to boot the JSE. This loads the uimage and initrd.img files
121 * from CompactFlash into memory, then boots them from memory.
122 *
123 * CONFIG_BOOTARGS is the arguments passed to the Linux kernel to get
124 * it going on the JSE.
125 */
126#define CONFIG_BOOTDELAY 5
127#define CONFIG_BOOTARGS "root=/dev/ram0 init=/linuxrc rw"
128#define CONFIG_BOOTCOMMAND "fatload ace 0 2000000 uimage; fatload ace 0 2100000 initrd.img; bootm 2000000 2100000"
129
130
131#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 132#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
db01a2ea 133
96e21f86 134#define CONFIG_PPC4xx_EMAC
db01a2ea
WD
135#define CONFIG_MII 1 /* MII PHY management */
136#define CONFIG_PHY_ADDR 1 /* PHY address */
137
348f258f 138
659e2f67
JL
139/*
140 * BOOTP options
141 */
142#define CONFIG_BOOTP_BOOTFILESIZE
143#define CONFIG_BOOTP_BOOTPATH
144#define CONFIG_BOOTP_GATEWAY
145#define CONFIG_BOOTP_HOSTNAME
146
147
348f258f
JL
148/*
149 * Command line configuration.
150 */
151#include <config_cmd_default.h>
152
153#define CONFIG_CMD_DHCP
154#define CONFIG_CMD_EEPROM
155#define CONFIG_CMD_ELF
156#define CONFIG_CMD_FAT
157#define CONFIG_CMD_FLASH
158#define CONFIG_CMD_IRQ
159#define CONFIG_CMD_MII
160#define CONFIG_CMD_NET
161#define CONFIG_CMD_PCI
162#define CONFIG_CMD_PING
163
db01a2ea
WD
164
165 /* watchdog disabled */
166#undef CONFIG_WATCHDOG
167 /* SPD EEPROM (sdram speed config) disabled */
2471111d 168#undef CONFIG_SPD_EEPROM
db01a2ea
WD
169#undef SPD_EEPROM_ADDRESS
170
171/*
172 * Miscellaneous configurable options
173 */
6d0f6bcf
JCPV
174#define CONFIG_SYS_LONGHELP /* undef to save memory */
175#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
db01a2ea 176
6d0f6bcf 177#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
db01a2ea 178
348f258f 179#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 180#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
db01a2ea 181#else
6d0f6bcf 182#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
db01a2ea 183#endif
6d0f6bcf
JCPV
184#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
185#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
186#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
db01a2ea 187
6d0f6bcf
JCPV
188#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
189#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
db01a2ea
WD
190
191/*
6d0f6bcf
JCPV
192 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
193 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
194 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
db01a2ea
WD
195 * The Linux BASE_BAUD define should match this configuration.
196 * baseBaud = cpuClock/(uartDivisor*16)
6d0f6bcf 197 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
db01a2ea
WD
198 * set Linux BASE_BAUD to 403200.
199 */
6d0f6bcf
JCPV
200#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
201#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
202#define CONFIG_SYS_BASE_BAUD 691200
db01a2ea
WD
203
204/* The following table includes the supported baudrates */
6d0f6bcf 205#define CONFIG_SYS_BAUDRATE_TABLE \
db01a2ea
WD
206 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
207
6d0f6bcf
JCPV
208#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
209#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
db01a2ea 210
6d0f6bcf 211#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
db01a2ea 212
880540de
DE
213#define CONFIG_SYS_I2C
214#define CONFIG_SYS_I2C_PPC4XX
215#define CONFIG_SYS_I2C_PPC4XX_CH0
216#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
217#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
db01a2ea
WD
218
219
220/*-----------------------------------------------------------------------
221 * PCI stuff
222 *-----------------------------------------------------------------------
223 */
224#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
225#define PCI_HOST_FORCE 1 /* configure as pci host */
226#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
227
228#define CONFIG_PCI /* include pci support */
842033e6 229#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
db01a2ea
WD
230#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
231#undef CONFIG_PCI_PNP /* do pci plug-and-play */
232 /* resource configuration */
233
6d0f6bcf
JCPV
234#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
235#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
236#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
237#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
238#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
239#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
240#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
241#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
db01a2ea
WD
242
243/*-----------------------------------------------------------------------
244 * External peripheral base address
245 *-----------------------------------------------------------------------
246 */
247#undef CONFIG_IDE_LED /* no led for ide supported */
248#undef CONFIG_IDE_RESET /* no reset for ide supported */
249
6d0f6bcf
JCPV
250#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
251#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
252#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
db01a2ea
WD
253
254/*-----------------------------------------------------------------------
255 * Start addresses for the final memory configuration
256 * (Set up by the startup code)
6d0f6bcf 257 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
db01a2ea 258 */
6d0f6bcf
JCPV
259#define CONFIG_SYS_SDRAM_BASE 0x00000000
260#define CONFIG_SYS_FLASH_BASE 0xFFF80000
261#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
262#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
263#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
db01a2ea
WD
264
265/*
266 * For booting Linux, the board info and command line data
267 * have to be in the first 8 MB of memory, since this is
268 * the maximum mapped by the Linux kernel during initialization.
269 */
6d0f6bcf 270#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
db01a2ea
WD
271
272/*-----------------------------------------------------------------------
273 * FLASH organization
274 */
6d0f6bcf
JCPV
275#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
276#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
db01a2ea 277
6d0f6bcf
JCPV
278#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
279#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
db01a2ea 280
db01a2ea
WD
281/*
282 * Init Memory Controller:
283 *
284 * BR0/1 and OR0/1 (FLASH)
285 */
286
6d0f6bcf 287#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
db01a2ea
WD
288#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
289
290
291/* Configuration Port location */
292#define CONFIG_PORT_ADDR 0xF0000500
293
348f258f 294#if defined(CONFIG_CMD_KGDB)
db01a2ea
WD
295#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
296#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
297#endif
298#endif /* __CONFIG_H */