]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M5249EVB.h
Merge branch 'master' of git://git.denx.de/u-boot-arm
[people/ms/u-boot.git] / include / configs / M5249EVB.h
CommitLineData
a605aacd
TL
1/*
2 * Configuation settings for the esd TASREG board.
3 *
4 * (C) Copyright 2004
5 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
a605aacd
TL
8 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5249EVB_H
15#define _M5249EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21#define CONFIG_MCF52x2 /* define processor family */
22#define CONFIG_M5249 /* define processor type */
23
24#define CONFIG_MCFTMR
25
26#define CONFIG_MCFUART
6d0f6bcf 27#define CONFIG_SYS_UART_PORT (0)
79e0799c 28#define CONFIG_BAUDRATE 115200
a605aacd
TL
29
30#undef CONFIG_WATCHDOG
31
32#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
33
34/*
35 * BOOTP options
36 */
37#undef CONFIG_BOOTP_BOOTFILESIZE
38#undef CONFIG_BOOTP_BOOTPATH
39#undef CONFIG_BOOTP_GATEWAY
40#undef CONFIG_BOOTP_HOSTNAME
41
42/*
43 * Command line configuration.
44 */
45#include <config_cmd_default.h>
dd9f054e 46#define CONFIG_CMD_CACHE
a605aacd
TL
47#undef CONFIG_CMD_NET
48
6d0f6bcf 49#define CONFIG_SYS_LONGHELP /* undef to save memory */
a605aacd
TL
50
51#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 52#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
a605aacd 53#else
6d0f6bcf 54#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
a605aacd 55#endif
6d0f6bcf
JCPV
56#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
57#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
58#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
a605aacd 59
6d0f6bcf
JCPV
60#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
61#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup */
a605aacd
TL
62#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
63#define CONFIG_LOOPW 1 /* enable loopw command */
64#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
65
6d0f6bcf 66#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
a605aacd 67
6d0f6bcf
JCPV
68#define CONFIG_SYS_MEMTEST_START 0x400
69#define CONFIG_SYS_MEMTEST_END 0x380000
a605aacd 70
a605aacd
TL
71/*
72 * Clock configuration: enable only one of the following options
73 */
74
6d0f6bcf
JCPV
75#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
76#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
77#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
a605aacd
TL
78
79/*
80 * Low Level Configuration Settings
81 * (address mappings, register initial values, etc.)
82 * You should know what you are doing if you make changes here.
83 */
84
6d0f6bcf
JCPV
85#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
86#define CONFIG_SYS_MBAR2 0x80000000
a605aacd
TL
87
88/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
6d0f6bcf 91#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
553f0982 92#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
25ddd1fb 93#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 94#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
a605aacd 95
5a1aceb0 96#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
97#define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
98#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
99#define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
a605aacd
TL
100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
6d0f6bcf 104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
a605aacd 105 */
6d0f6bcf
JCPV
106#define CONFIG_SYS_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
012522fe 108#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
a605aacd
TL
109
110#if 0 /* test-only */
111#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
112#endif
113
6d0f6bcf 114#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
a605aacd 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_MONITOR_LEN 0x20000
117#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
118#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
a605aacd
TL
119
120/*
121 * For booting Linux, the board info and command line data
122 * have to be in the first 8 MB of memory, since this is
123 * the maximum mapped by the Linux kernel during initialization ??
124 */
6d0f6bcf 125#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
a605aacd
TL
126
127/*-----------------------------------------------------------------------
128 * FLASH organization
129 */
6d0f6bcf
JCPV
130#define CONFIG_SYS_FLASH_CFI
131#ifdef CONFIG_SYS_FLASH_CFI
a605aacd 132
00b1883a 133# define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
134# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
135# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
136# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
137# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
138# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
139# define CONFIG_SYS_FLASH_CHECKSUM
140# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
a605aacd
TL
141#endif
142
143/*-----------------------------------------------------------------------
144 * Cache Configuration
145 */
6d0f6bcf 146#define CONFIG_SYS_CACHELINE_SIZE 16
a605aacd 147
dd9f054e 148#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 149 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 150#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 151 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
152#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
153#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
154 CF_ADDRMASK(2) | \
155 CF_ACR_EN | CF_ACR_SM_ALL)
156#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
157 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
158 CF_ACR_EN | CF_ACR_SM_ALL)
159#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
160 CF_CACR_DBWE)
161
a605aacd
TL
162/*-----------------------------------------------------------------------
163 * Memory bank definitions
164 */
165
166/* CS0 - AMD Flash, address 0xffc00000 */
012522fe
TL
167#define CONFIG_SYS_CS0_BASE 0xffe00000
168#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
a605aacd 169/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
012522fe 170#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
a605aacd
TL
171
172/* CS1 - FPGA, address 0xe0000000 */
012522fe
TL
173#define CONFIG_SYS_CS1_BASE 0xe0000000
174#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
175#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
a605aacd
TL
176
177/*-----------------------------------------------------------------------
178 * Port configuration
179 */
6d0f6bcf
JCPV
180#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
181#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
182#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
183#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
184#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
185#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
186#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
a605aacd
TL
187
188#endif /* M5249 */