]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M5253DEMO.h
Convert CONFIG_ENV_IS_IN_FLASH to Kconfig
[people/ms/u-boot.git] / include / configs / M5253DEMO.h
CommitLineData
6af3a0ea 1/* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6d33c6ac
TL
2 * Hayden Fraser (Hayden.Fraser@freescale.com)
3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
6d33c6ac
TL
5 */
6
7#ifndef _M5253DEMO_H
8#define _M5253DEMO_H
9
6d33c6ac
TL
10#define CONFIG_M5253DEMO /* define board type */
11
12#define CONFIG_MCFTMR
13
14#define CONFIG_MCFUART
6d0f6bcf 15#define CONFIG_SYS_UART_PORT (0)
6d33c6ac
TL
16
17#undef CONFIG_WATCHDOG /* disable watchdog */
18
6d33c6ac
TL
19
20/* Configuration for environment
21 * Environment is embedded in u-boot in the second sector of the flash
22 */
23#ifdef CONFIG_MONITOR_IS_IN_RAM
0e8d1586
JCPV
24# define CONFIG_ENV_OFFSET 0x4000
25# define CONFIG_ENV_SECT_SIZE 0x1000
6d33c6ac 26#else
6d0f6bcf 27# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
0e8d1586 28# define CONFIG_ENV_SECT_SIZE 0x1000
6d33c6ac
TL
29#endif
30
5296cb1d 31#define LDS_BOARD_TEXT \
32 . = DEFINED(env_offset) ? env_offset : .; \
33 common/env_embedded.o (.text*);
34
6d33c6ac
TL
35/*
36 * Command line configuration.
37 */
6d33c6ac 38
fc843a02 39#ifdef CONFIG_IDE
6d33c6ac 40/* ATA */
6d33c6ac
TL
41# define CONFIG_IDE_RESET 1
42# define CONFIG_IDE_PREINIT 1
43# define CONFIG_ATAPI
44# undef CONFIG_LBA48
45
6d0f6bcf
JCPV
46# define CONFIG_SYS_IDE_MAXBUS 1
47# define CONFIG_SYS_IDE_MAXDEVICE 2
6d33c6ac 48
6d0f6bcf
JCPV
49# define CONFIG_SYS_ATA_BASE_ADDR (CONFIG_SYS_MBAR2 + 0x800)
50# define CONFIG_SYS_ATA_IDE0_OFFSET 0
6d33c6ac 51
6d0f6bcf
JCPV
52# define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
53# define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
54# define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
55# define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
6d33c6ac
TL
56#endif
57
58#define CONFIG_DRIVER_DM9000
59#ifdef CONFIG_DRIVER_DM9000
012522fe 60# define CONFIG_DM9000_BASE (CONFIG_SYS_CS1_BASE | 0x300)
6d33c6ac
TL
61# define DM9000_IO CONFIG_DM9000_BASE
62# define DM9000_DATA (CONFIG_DM9000_BASE + 4)
63# undef CONFIG_DM9000_DEBUG
f73e7d67 64# define CONFIG_DM9000_BYTE_SWAPPED
6d33c6ac 65
6d33c6ac
TL
66# define CONFIG_OVERWRITE_ETHADDR_ONCE
67
68# define CONFIG_EXTRA_ENV_SETTINGS \
69 "netdev=eth0\0" \
5368c55d 70 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
6d33c6ac
TL
71 "loadaddr=10000\0" \
72 "u-boot=u-boot.bin\0" \
73 "load=tftp ${loadaddr) ${u-boot}\0" \
74 "upd=run load; run prog\0" \
ac265f7f
TL
75 "prog=prot off 0xff800000 0xff82ffff;" \
76 "era 0xff800000 0xff82ffff;" \
f26a2473 77 "cp.b ${loadaddr} 0xff800000 ${filesize};" \
6d33c6ac
TL
78 "save\0" \
79 ""
80#endif
81
82#define CONFIG_HOSTNAME M5253DEMO
83
eec567a6 84/* I2C */
00f792e0
HS
85#define CONFIG_SYS_I2C
86#define CONFIG_SYS_I2C_FSL
87#define CONFIG_SYS_FSL_I2C_SPEED 80000
88#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
89#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000280
6d0f6bcf
JCPV
90#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
91#define CONFIG_SYS_I2C_PINMUX_REG (*(u32 *) (CONFIG_SYS_MBAR+0x19C))
92#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFFFE7FF)
93#define CONFIG_SYS_I2C_PINMUX_SET (0)
eec567a6 94
6d0f6bcf 95#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d33c6ac
TL
96
97#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 98# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
6d33c6ac 99#else
6d0f6bcf 100# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6d33c6ac 101#endif
6d0f6bcf
JCPV
102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6d33c6ac 105
6d0f6bcf 106#define CONFIG_SYS_LOAD_ADDR 0x00100000
6d33c6ac 107
6d0f6bcf
JCPV
108#define CONFIG_SYS_MEMTEST_START 0x400
109#define CONFIG_SYS_MEMTEST_END 0x380000
6d33c6ac 110
6d0f6bcf
JCPV
111#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
112#define CONFIG_SYS_FAST_CLK
113#ifdef CONFIG_SYS_FAST_CLK
114# define CONFIG_SYS_PLLCR 0x1243E054
115# define CONFIG_SYS_CLK 140000000
6d33c6ac 116#else
6d0f6bcf
JCPV
117# define CONFIG_SYS_PLLCR 0x135a4140
118# define CONFIG_SYS_CLK 70000000
6d33c6ac
TL
119#endif
120
121/*
122 * Low Level Configuration Settings
123 * (address mappings, register initial values, etc.)
124 * You should know what you are doing if you make changes here.
125 */
126
6d0f6bcf
JCPV
127#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
128#define CONFIG_SYS_MBAR2 0x80000000 /* Module Base Addrs 2 */
6d33c6ac
TL
129
130/*
131 * Definitions for initial stack pointer and data area (in DPRAM)
132 */
6d0f6bcf 133#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
553f0982 134#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
25ddd1fb 135#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 136#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
6d33c6ac
TL
137
138/*
139 * Start addresses for the final memory configuration
140 * (Set up by the startup code)
6d0f6bcf 141 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
6d33c6ac 142 */
6d0f6bcf
JCPV
143#define CONFIG_SYS_SDRAM_BASE 0x00000000
144#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
6d33c6ac
TL
145
146#ifdef CONFIG_MONITOR_IS_IN_RAM
6d0f6bcf 147# define CONFIG_SYS_MONITOR_BASE 0x20000
6d33c6ac 148#else
6d0f6bcf 149# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
6d33c6ac
TL
150#endif
151
6d0f6bcf
JCPV
152#define CONFIG_SYS_MONITOR_LEN 0x40000
153#define CONFIG_SYS_MALLOC_LEN (256 << 10)
154#define CONFIG_SYS_BOOTPARAMS_LEN (64*1024)
6d33c6ac
TL
155
156/*
157 * For booting Linux, the board info and command line data
158 * have to be in the first 8 MB of memory, since this is
159 * the maximum mapped by the Linux kernel during initialization ??
160 */
6d0f6bcf 161#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
d6e4baf4 162#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
6d33c6ac
TL
163
164/* FLASH organization */
012522fe 165#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
6d0f6bcf
JCPV
166#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
167#define CONFIG_SYS_MAX_FLASH_SECT 2048 /* max number of sectors on one chip */
168#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
6d33c6ac
TL
169
170#define FLASH_SST6401B 0x200
171#define SST_ID_xF6401B 0x236D236D
172
6d0f6bcf
JCPV
173#undef CONFIG_SYS_FLASH_CFI
174#ifdef CONFIG_SYS_FLASH_CFI
6d33c6ac
TL
175/*
176 * Unable to use CFI driver, due to incompatible sector erase command by SST.
177 * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
178 * 0x30 is block erase in SST
179 */
0de0afbc 180# define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
181# define CONFIG_SYS_FLASH_SIZE 0x800000
182# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
6d33c6ac
TL
183# define CONFIG_FLASH_CFI_LEGACY
184#else
6d0f6bcf
JCPV
185# define CONFIG_SYS_SST_SECT 2048
186# define CONFIG_SYS_SST_SECTSZ 0x1000
187# define CONFIG_SYS_FLASH_WRITE_TOUT 500
6d33c6ac
TL
188#endif
189
190/* Cache Configuration */
6d0f6bcf 191#define CONFIG_SYS_CACHELINE_SIZE 16
6d33c6ac 192
dd9f054e 193#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 194 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 195#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 196 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
197#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
198#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
199 CF_ADDRMASK(8) | \
200 CF_ACR_EN | CF_ACR_SM_ALL)
201#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
202 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
203 CF_ACR_EN | CF_ACR_SM_ALL)
204#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
205 CF_CACR_DBWE)
206
6d33c6ac 207/* Port configuration */
6d0f6bcf 208#define CONFIG_SYS_FECI2C 0xF0
6d33c6ac 209
012522fe
TL
210#define CONFIG_SYS_CS0_BASE 0xFF800000
211#define CONFIG_SYS_CS0_MASK 0x007F0021
212#define CONFIG_SYS_CS0_CTRL 0x00001D80
6d33c6ac 213
012522fe
TL
214#define CONFIG_SYS_CS1_BASE 0xE0000000
215#define CONFIG_SYS_CS1_MASK 0x00000001
216#define CONFIG_SYS_CS1_CTRL 0x00003DD8
6d33c6ac
TL
217
218/*-----------------------------------------------------------------------
219 * Port configuration
220 */
6d0f6bcf
JCPV
221#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
222#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54 */
223#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
224#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
225#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
226#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
227#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
6d33c6ac
TL
228
229#endif /* _M5253DEMO_H */