]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M5329EVB.h
common: bootdelay: move CONFIG_BOOTDELAY into a Kconfig option
[people/ms/u-boot.git] / include / configs / M5329EVB.h
CommitLineData
8e585f02
TL
1/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
8e585f02
TL
8 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5329EVB_H
15#define _M5329EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
8e585f02 21
9998bd37 22#define CONFIG_MCFUART
6d0f6bcf 23#define CONFIG_SYS_UART_PORT (0)
8e585f02 24#define CONFIG_BAUDRATE 115200
8e585f02
TL
25
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
ab77bc54 29/* Command line configuration */
ab77bc54 30#define CONFIG_CMD_DATE
ab77bc54 31#define CONFIG_CMD_REGINFO
0dca874d 32
96d94385 33#ifdef CONFIG_NANDFLASH_SIZE
ab77bc54 34# define CONFIG_CMD_NAND
1a33ce65
TL
35#endif
36
6d0f6bcf 37#define CONFIG_SYS_UNIFY_CACHE
8e585f02
TL
38
39#define CONFIG_MCFFEC
40#ifdef CONFIG_MCFFEC
8e585f02 41# define CONFIG_MII 1
0f3ba7e9 42# define CONFIG_MII_INIT 1
6d0f6bcf
JCPV
43# define CONFIG_SYS_DISCOVER_PHY
44# define CONFIG_SYS_RX_ETH_BUFFER 8
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
8e585f02 46
6d0f6bcf
JCPV
47# define CONFIG_SYS_FEC0_PINMUX 0
48# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
53677ef1 49# define MCFFEC_TOUT_LOOP 50000
6d0f6bcf
JCPV
50/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
51# ifndef CONFIG_SYS_DISCOVER_PHY
8e585f02
TL
52# define FECDUPLEX FULL
53# define FECSPEED _100BASET
54# else
6d0f6bcf
JCPV
55# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
8e585f02 57# endif
6d0f6bcf 58# endif /* CONFIG_SYS_DISCOVER_PHY */
8e585f02
TL
59#endif
60
8e585f02 61#define CONFIG_MCFRTC
48dbfeab 62#undef RTC_DEBUG
8e585f02
TL
63
64/* Timer */
65#define CONFIG_MCFTMR
8e585f02 66#undef CONFIG_MCFPIT
8e585f02 67
eaf9e447 68/* I2C */
00f792e0
HS
69#define CONFIG_SYS_I2C
70#define CONFIG_SYS_I2C_FSL
71#define CONFIG_SYS_FSL_I2C_SPEED 80000
72#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
73#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
6d0f6bcf 74#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
eaf9e447 75
ab77bc54
TL
76#define CONFIG_UDP_CHECKSUM
77
8e585f02 78#ifdef CONFIG_MCFFEC
eaf9e447
TL
79# define CONFIG_IPADDR 192.162.1.2
80# define CONFIG_NETMASK 255.255.255.0
81# define CONFIG_SERVERIP 192.162.1.1
8e585f02 82# define CONFIG_GATEWAYIP 192.162.1.1
8e585f02
TL
83#endif /* FEC_ENET */
84
85#define CONFIG_HOSTNAME M5329EVB
86#define CONFIG_EXTRA_ENV_SETTINGS \
87 "netdev=eth0\0" \
88 "loadaddr=40010000\0" \
89 "u-boot=u-boot.bin\0" \
90 "load=tftp ${loadaddr) ${u-boot}\0" \
91 "upd=run load; run prog\0" \
09933fb0
JJ
92 "prog=prot off 0 3ffff;" \
93 "era 0 3ffff;" \
8e585f02
TL
94 "cp.b ${loadaddr} 0 ${filesize};" \
95 "save\0" \
96 ""
97
eaf9e447 98#define CONFIG_PRAM 512 /* 512 KB */
6d0f6bcf 99#define CONFIG_SYS_LONGHELP /* undef to save memory */
8e585f02 100
ab77bc54 101#ifdef CONFIG_CMD_KGDB
6d0f6bcf 102# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8e585f02 103#else
6d0f6bcf 104# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8e585f02
TL
105#endif
106
6d0f6bcf
JCPV
107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
110#define CONFIG_SYS_LOAD_ADDR 0x40010000
8e585f02 111
6d0f6bcf
JCPV
112#define CONFIG_SYS_CLK 80000000
113#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
8e585f02 114
6d0f6bcf 115#define CONFIG_SYS_MBAR 0xFC000000
8e585f02 116
6d0f6bcf 117#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
1a33ce65 118
8e585f02
TL
119/*
120 * Low Level Configuration Settings
121 * (address mappings, register initial values, etc.)
122 * You should know what you are doing if you make changes here.
123 */
124/*-----------------------------------------------------------------------
125 * Definitions for initial stack pointer and data area (in DPRAM)
126 */
6d0f6bcf 127#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
553f0982 128#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
6d0f6bcf 129#define CONFIG_SYS_INIT_RAM_CTRL 0x221
25ddd1fb 130#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
6d0f6bcf 131#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
8e585f02
TL
132
133/*-----------------------------------------------------------------------
134 * Start addresses for the final memory configuration
135 * (Set up by the startup code)
6d0f6bcf 136 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
8e585f02 137 */
6d0f6bcf
JCPV
138#define CONFIG_SYS_SDRAM_BASE 0x40000000
139#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
140#define CONFIG_SYS_SDRAM_CFG1 0x53722730
141#define CONFIG_SYS_SDRAM_CFG2 0x56670000
142#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
143#define CONFIG_SYS_SDRAM_EMOD 0x40010000
144#define CONFIG_SYS_SDRAM_MODE 0x018D0000
8e585f02 145
6d0f6bcf
JCPV
146#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
147#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
8e585f02 148
6d0f6bcf
JCPV
149#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
150#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
8e585f02 151
6d0f6bcf
JCPV
152#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
153#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
8e585f02
TL
154
155/*
156 * For booting Linux, the board info and command line data
157 * have to be in the first 8 MB of memory, since this is
158 * the maximum mapped by the Linux kernel during initialization ??
159 */
6d0f6bcf 160#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
d6e4baf4 161#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
8e585f02
TL
162
163/*-----------------------------------------------------------------------
164 * FLASH organization
165 */
6d0f6bcf
JCPV
166#define CONFIG_SYS_FLASH_CFI
167#ifdef CONFIG_SYS_FLASH_CFI
00b1883a 168# define CONFIG_FLASH_CFI_DRIVER 1
6d0f6bcf
JCPV
169# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
170# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
171# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
172# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
173# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
8e585f02
TL
174#endif
175
96d94385 176#ifdef CONFIG_NANDFLASH_SIZE
6d0f6bcf
JCPV
177# define CONFIG_SYS_MAX_NAND_DEVICE 1
178# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
179# define CONFIG_SYS_NAND_SIZE 1
180# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
ab77bc54
TL
181# define NAND_ALLOW_ERASE_ALL 1
182# define CONFIG_JFFS2_NAND 1
183# define CONFIG_JFFS2_DEV "nand0"
6d0f6bcf 184# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
ab77bc54 185# define CONFIG_JFFS2_PART_OFFSET 0x00000000
1a33ce65
TL
186#endif
187
6d0f6bcf 188#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
8e585f02
TL
189
190/* Configuration for environment
191 * Environment is embedded in u-boot in the second sector of the flash
192 */
0e8d1586
JCPV
193#define CONFIG_ENV_OFFSET 0x4000
194#define CONFIG_ENV_SECT_SIZE 0x2000
5a1aceb0 195#define CONFIG_ENV_IS_IN_FLASH 1
8e585f02 196
5296cb1d 197#define LDS_BOARD_TEXT \
198 . = DEFINED(env_offset) ? env_offset : .; \
199 common/env_embedded.o (.text*);
200
8e585f02
TL
201/*-----------------------------------------------------------------------
202 * Cache Configuration
203 */
6d0f6bcf 204#define CONFIG_SYS_CACHELINE_SIZE 16
8e585f02 205
dd9f054e 206#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 207 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 208#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 209 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
210#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
211#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
212 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
213 CF_ACR_EN | CF_ACR_SM_ALL)
214#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
215 CF_CACR_DCM_P)
216
8e585f02
TL
217/*-----------------------------------------------------------------------
218 * Chipselect bank definitions
219 */
220/*
221 * CS0 - NOR Flash 1, 2, 4, or 8MB
222 * CS1 - CompactFlash and registers
223 * CS2 - NAND Flash 16, 32, or 64MB
224 * CS3 - Available
225 * CS4 - Available
226 * CS5 - Available
227 */
6d0f6bcf
JCPV
228#define CONFIG_SYS_CS0_BASE 0
229#define CONFIG_SYS_CS0_MASK 0x007f0001
230#define CONFIG_SYS_CS0_CTRL 0x00001fa0
8e585f02 231
6d0f6bcf
JCPV
232#define CONFIG_SYS_CS1_BASE 0x10000000
233#define CONFIG_SYS_CS1_MASK 0x001f0001
234#define CONFIG_SYS_CS1_CTRL 0x002A3780
8e585f02 235
96d94385 236#ifdef CONFIG_NANDFLASH_SIZE
6d0f6bcf 237#define CONFIG_SYS_CS2_BASE 0x20000000
96d94385 238#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
6d0f6bcf 239#define CONFIG_SYS_CS2_CTRL 0x00001f60
8e585f02
TL
240#endif
241
8e585f02 242#endif /* _M5329EVB_H */