]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8313ERDB.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / MPC8313ERDB.h
CommitLineData
96b8a054 1/*
e8d3ca8b 2 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
96b8a054 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
96b8a054
SW
5 */
6/*
7 * mpc8313epb board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_E300 1
2c7920af 17#define CONFIG_MPC831x 1
96b8a054
SW
18#define CONFIG_MPC8313 1
19#define CONFIG_MPC8313ERDB 1
20
22f4442d 21#ifdef CONFIG_NAND
22f4442d 22#define CONFIG_SPL_INIT_MINIMAL
22f4442d
SW
23#define CONFIG_SPL_FLUSH_IMAGE
24#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
25#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
26
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_NS16550_MIN_FUNCTIONS
29#endif
30
31#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
32#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
33#define CONFIG_SPL_MAX_SIZE (4 * 1024)
6113d3f2 34#define CONFIG_SPL_PAD_TO 0x4000
22f4442d 35
f1c574d4
SW
36#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
37#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
38#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
39#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
40#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
41#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
42
22f4442d 43#ifdef CONFIG_SPL_BUILD
f1c574d4 44#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
22f4442d
SW
45#endif
46
47#endif /* CONFIG_NAND */
f1c574d4 48
2ae18241
WD
49#ifndef CONFIG_SYS_TEXT_BASE
50#define CONFIG_SYS_TEXT_BASE 0xFE000000
51#endif
52
f1c574d4
SW
53#ifndef CONFIG_SYS_MONITOR_BASE
54#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
55#endif
56
842033e6 57#define CONFIG_PCI_INDIRECT_BRIDGE
0914f483 58#define CONFIG_FSL_ELBC 1
96b8a054 59
89c7784e
TT
60#define CONFIG_MISC_INIT_R
61
62/*
63 * On-board devices
4ce1e23b
YS
64 *
65 * TSEC1 is VSC switch
66 * TSEC2 is SoC TSEC
89c7784e
TT
67 */
68#define CONFIG_VSC7385_ENET
4ce1e23b 69#define CONFIG_TSEC2
89c7784e 70
6d0f6bcf 71#ifdef CONFIG_SYS_66MHZ
5c5d3242 72#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
6d0f6bcf 73#elif defined(CONFIG_SYS_33MHZ)
5c5d3242 74#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
96b8a054
SW
75#else
76#error Unknown oscillator frequency.
77#endif
78
79#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
80
0eaf8f9e
JH
81#define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
82#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
96b8a054 83
6d0f6bcf 84#define CONFIG_SYS_IMMR 0xE0000000
96b8a054 85
22f4442d 86#if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
6d0f6bcf 87#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
e4c09508
SW
88#endif
89
6d0f6bcf
JCPV
90#define CONFIG_SYS_MEMTEST_START 0x00001000
91#define CONFIG_SYS_MEMTEST_END 0x07f00000
96b8a054
SW
92
93/* Early revs of this board will lock up hard when attempting
94 * to access the PMC registers, unless a JTAG debugger is
95 * connected, or some resistor modifications are made.
96 */
6d0f6bcf 97#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
96b8a054 98
6d0f6bcf
JCPV
99#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
100#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
96b8a054 101
89c7784e
TT
102/*
103 * Device configurations
104 */
105
106/* Vitesse 7385 */
107
108#ifdef CONFIG_VSC7385_ENET
109
4ce1e23b 110#define CONFIG_TSEC1
89c7784e
TT
111
112/* The flash address and size of the VSC7385 firmware image */
113#define CONFIG_VSC7385_IMAGE 0xFE7FE000
114#define CONFIG_VSC7385_IMAGE_SIZE 8192
115
116#endif
117
96b8a054
SW
118/*
119 * DDR Setup
120 */
261c07bc 121#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
6d0f6bcf
JCPV
122#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
123#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
96b8a054
SW
124
125/*
126 * Manually set up DDR parameters, as this board does not
127 * seem to have the SPD connected to I2C.
128 */
261c07bc 129#define CONFIG_SYS_DDR_SIZE 128 /* MB */
2e651b24 130#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
2fef4020
JH
131 | CSCONFIG_ODT_RD_NEVER \
132 | CSCONFIG_ODT_WR_ONLY_CURRENT \
261c07bc
JH
133 | CSCONFIG_ROW_BIT_13 \
134 | CSCONFIG_COL_BIT_10)
e1d8ed2c 135 /* 0x80010102 */
96b8a054 136
6d0f6bcf 137#define CONFIG_SYS_DDR_TIMING_3 0x00000000
261c07bc
JH
138#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
139 | (0 << TIMING_CFG0_WRT_SHIFT) \
140 | (0 << TIMING_CFG0_RRT_SHIFT) \
141 | (0 << TIMING_CFG0_WWT_SHIFT) \
142 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
143 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
144 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
145 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
96b8a054 146 /* 0x00220802 */
261c07bc
JH
147#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
148 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
149 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
150 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
151 | (10 << TIMING_CFG1_REFREC_SHIFT) \
152 | (3 << TIMING_CFG1_WRREC_SHIFT) \
153 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
154 | (2 << TIMING_CFG1_WRTORD_SHIFT))
e1d8ed2c 155 /* 0x3835a322 */
261c07bc
JH
156#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
157 | (5 << TIMING_CFG2_CPO_SHIFT) \
158 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
159 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
160 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
161 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
162 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
e1d8ed2c 163 /* 0x129048c6 */ /* P9-45,may need tuning */
261c07bc
JH
164#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
165 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
e1d8ed2c 166 /* 0x05100500 */
96b8a054 167#if defined(CONFIG_DDR_2T_TIMING)
261c07bc 168#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
bbea46f7 169 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020
JH
170 | SDRAM_CFG_DBW_32 \
171 | SDRAM_CFG_2T_EN)
172 /* 0x43088000 */
96b8a054 173#else
261c07bc 174#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
bbea46f7 175 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
2fef4020 176 | SDRAM_CFG_DBW_32)
96b8a054
SW
177 /* 0x43080000 */
178#endif
6d0f6bcf 179#define CONFIG_SYS_SDRAM_CFG2 0x00401000
96b8a054 180/* set burst length to 8 for 32-bit data path */
261c07bc
JH
181#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
182 | (0x0632 << SDRAM_MODE_SD_SHIFT))
e1d8ed2c 183 /* 0x44480632 */
261c07bc 184#define CONFIG_SYS_DDR_MODE_2 0x8000C000
96b8a054 185
6d0f6bcf 186#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
96b8a054 187 /*0x02000000*/
261c07bc 188#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
96b8a054
SW
189 | DDRCDR_PZ_NOMZ \
190 | DDRCDR_NZ_NOMZ \
261c07bc 191 | DDRCDR_M_ODR)
96b8a054
SW
192
193/*
194 * FLASH on the Local Bus
195 */
261c07bc
JH
196#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
197#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf 198#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
261c07bc
JH
199#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
200#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
201#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
202#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
203
204#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
7d6a0982
JH
205 | BR_PS_16 /* 16 bit port */ \
206 | BR_MS_GPCM /* MSEL = GPCM */ \
207 | BR_V) /* valid */
208#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
96b8a054
SW
209 | OR_GPCM_XACS \
210 | OR_GPCM_SCY_9 \
211 | OR_GPCM_EHTR \
261c07bc 212 | OR_GPCM_EAD)
96b8a054 213 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
261c07bc
JH
214 /* window base at flash base */
215#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982
JH
216 /* 16 MB window size */
217#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
96b8a054 218
261c07bc
JH
219#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
220#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
96b8a054 221
6d0f6bcf
JCPV
222#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
223#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
96b8a054 224
261c07bc 225#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
22f4442d 226 !defined(CONFIG_SPL_BUILD)
6d0f6bcf 227#define CONFIG_SYS_RAMBOOT
96b8a054
SW
228#endif
229
6d0f6bcf 230#define CONFIG_SYS_INIT_RAM_LOCK 1
261c07bc
JH
231#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
232#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
96b8a054 233
261c07bc
JH
234#define CONFIG_SYS_GBL_DATA_OFFSET \
235 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 236#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
96b8a054 237
6d0f6bcf 238/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 239#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
261c07bc 240#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
96b8a054
SW
241
242/*
243 * Local Bus LCRR and LBCR regs
244 */
c7190f02
KP
245#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
246#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
261c07bc
JH
247#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
248 | (0xFF << LBCR_BMT_SHIFT) \
249 | 0xF) /* 0x0004ff0f */
96b8a054 250
261c07bc
JH
251 /* LB refresh timer prescal, 266MHz/32 */
252#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
96b8a054 253
7817cb20 254/* drivers/mtd/nand/nand.c */
22f4442d 255#if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
6d0f6bcf 256#define CONFIG_SYS_NAND_BASE 0xFFF00000
e4c09508 257#else
6d0f6bcf 258#define CONFIG_SYS_NAND_BASE 0xE2800000
e4c09508
SW
259#endif
260
e8d3ca8b
SW
261#define CONFIG_MTD_DEVICE
262#define CONFIG_MTD_PARTITION
263#define CONFIG_CMD_MTDPARTS
264#define MTDIDS_DEFAULT "nand0=e2800000.flash"
261c07bc 265#define MTDPARTS_DEFAULT \
63865278 266 "mtdparts=e2800000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
e8d3ca8b 267
6d0f6bcf 268#define CONFIG_SYS_MAX_NAND_DEVICE 1
acdab5c3
SW
269#define CONFIG_CMD_NAND 1
270#define CONFIG_NAND_FSL_ELBC 1
6d0f6bcf 271#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
7d6a0982 272#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
e4c09508 273
261c07bc 274#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
7d6a0982 275 | BR_DECC_CHK_GEN /* Use HW ECC */ \
261c07bc 276 | BR_PS_8 /* 8 bit port */ \
a7676ea7 277 | BR_MS_FCM /* MSEL = FCM */ \
261c07bc 278 | BR_V) /* valid */
7d6a0982
JH
279#define CONFIG_SYS_NAND_OR_PRELIM \
280 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
96b8a054
SW
281 | OR_FCM_CSCT \
282 | OR_FCM_CST \
283 | OR_FCM_CHT \
284 | OR_FCM_SCY_1 \
285 | OR_FCM_TRLX \
261c07bc 286 | OR_FCM_EHTR)
96b8a054 287 /* 0xFFFF8396 */
e4c09508 288
22f4442d 289#ifdef CONFIG_NAND
6d0f6bcf
JCPV
290#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
291#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
292#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
293#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
e4c09508 294#else
6d0f6bcf
JCPV
295#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
296#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
297#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
298#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
e4c09508
SW
299#endif
300
6d0f6bcf 301#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
7d6a0982 302#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
96b8a054 303
6d0f6bcf
JCPV
304#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
305#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
e4c09508 306
7d6a0982
JH
307/* local bus write LED / read status buffer (BCSR) mapping */
308#define CONFIG_SYS_BCSR_ADDR 0xFA000000
309#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
310 /* map at 0xFA000000 on LCS3 */
311#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
312 | BR_PS_8 /* 8 bit port */ \
313 | BR_MS_GPCM /* MSEL = GPCM */ \
314 | BR_V) /* valid */
315 /* 0xFA000801 */
316#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
317 | OR_GPCM_CSNT \
318 | OR_GPCM_ACS_DIV2 \
319 | OR_GPCM_XACS \
320 | OR_GPCM_SCY_15 \
321 | OR_GPCM_TRLX_SET \
322 | OR_GPCM_EHTR_SET \
323 | OR_GPCM_EAD)
324 /* 0xFFFF8FF7 */
325#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
326#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
89c7784e
TT
327
328/* Vitesse 7385 */
329
89c7784e
TT
330#ifdef CONFIG_VSC7385_ENET
331
7d6a0982
JH
332 /* VSC7385 Base address on LCS2 */
333#define CONFIG_SYS_VSC7385_BASE 0xF0000000
334#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
335
336#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
337 | BR_PS_8 /* 8 bit port */ \
338 | BR_MS_GPCM /* MSEL = GPCM */ \
339 | BR_V) /* valid */
340#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
341 | OR_GPCM_CSNT \
342 | OR_GPCM_XACS \
343 | OR_GPCM_SCY_15 \
344 | OR_GPCM_SETA \
345 | OR_GPCM_TRLX_SET \
346 | OR_GPCM_EHTR_SET \
347 | OR_GPCM_EAD)
348 /* 0xFFFE09FF */
349
261c07bc
JH
350 /* Access window base at VSC7385 base */
351#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
7d6a0982 352#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
96b8a054 353
89c7784e 354#endif
96b8a054 355
0eaf8f9e 356#define CONFIG_MPC83XX_GPIO 1
0eaf8f9e 357
96b8a054
SW
358/*
359 * Serial Port
360 */
361#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
362#define CONFIG_SYS_NS16550_SERIAL
363#define CONFIG_SYS_NS16550_REG_SIZE 1
96b8a054 364
6d0f6bcf 365#define CONFIG_SYS_BAUDRATE_TABLE \
96b8a054
SW
366 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
367
6d0f6bcf
JCPV
368#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
369#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
96b8a054 370
96b8a054 371/* I2C */
00f792e0
HS
372#define CONFIG_SYS_I2C
373#define CONFIG_SYS_I2C_FSL
374#define CONFIG_SYS_FSL_I2C_SPEED 400000
375#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
377#define CONFIG_SYS_FSL_I2C2_SPEED 400000
378#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
379#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
380#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
96b8a054 381
96b8a054
SW
382/*
383 * General PCI
384 * Addresses are mapped 1-1.
385 */
6d0f6bcf
JCPV
386#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
387#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
388#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
389#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
390#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
391#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
392#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
393#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
394#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
96b8a054
SW
395
396#define CONFIG_PCI_PNP /* do pci plug-and-play */
6d0f6bcf 397#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
96b8a054
SW
398
399/*
89c7784e 400 * TSEC
96b8a054
SW
401 */
402#define CONFIG_TSEC_ENET /* TSEC ethernet support */
403
89c7784e 404#define CONFIG_GMII /* MII PHY management */
96b8a054 405
89c7784e
TT
406#ifdef CONFIG_TSEC1
407#define CONFIG_HAS_ETH0
255a3577 408#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 409#define CONFIG_SYS_TSEC1_OFFSET 0x24000
89c7784e
TT
410#define TSEC1_PHY_ADDR 0x1c
411#define TSEC1_FLAGS TSEC_GIGABIT
412#define TSEC1_PHYIDX 0
413#endif
414
415#ifdef CONFIG_TSEC2
416#define CONFIG_HAS_ETH1
255a3577 417#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 418#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e
TT
419#define TSEC2_PHY_ADDR 4
420#define TSEC2_FLAGS TSEC_GIGABIT
421#define TSEC2_PHYIDX 0
422#endif
423
96b8a054
SW
424/* Options are: TSEC[0-1] */
425#define CONFIG_ETHPRIME "TSEC1"
426
427/*
428 * Configure on-board RTC
429 */
430#define CONFIG_RTC_DS1337
6d0f6bcf 431#define CONFIG_SYS_I2C_RTC_ADDR 0x68
96b8a054
SW
432
433/*
434 * Environment
435 */
22f4442d 436#if defined(CONFIG_NAND)
51bfee19 437 #define CONFIG_ENV_IS_IN_NAND 1
0e8d1586 438 #define CONFIG_ENV_OFFSET (512 * 1024)
6d0f6bcf 439 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
0e8d1586
JCPV
440 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
441 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
442 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
261c07bc
JH
443 #define CONFIG_ENV_OFFSET_REDUND \
444 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
6d0f6bcf 445#elif !defined(CONFIG_SYS_RAMBOOT)
5a1aceb0 446 #define CONFIG_ENV_IS_IN_FLASH 1
261c07bc
JH
447 #define CONFIG_ENV_ADDR \
448 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
449 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
450 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
451
452/* Address and size of Redundant Environment Sector */
453#else
93f6d725 454 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 455 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 456 #define CONFIG_ENV_SIZE 0x2000
96b8a054
SW
457#endif
458
459#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 460#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
96b8a054 461
079a136c
JL
462/*
463 * BOOTP options
464 */
465#define CONFIG_BOOTP_BOOTFILESIZE
466#define CONFIG_BOOTP_BOOTPATH
467#define CONFIG_BOOTP_GATEWAY
468#define CONFIG_BOOTP_HOSTNAME
469
8ea5499a
JL
470/*
471 * Command line configuration.
472 */
8ea5499a
JL
473#define CONFIG_CMD_DATE
474#define CONFIG_CMD_PCI
96b8a054 475
8ea5499a 476#define CONFIG_CMDLINE_EDITING 1
a059e90e 477#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
96b8a054
SW
478
479/*
480 * Miscellaneous configurable options
481 */
6d0f6bcf
JCPV
482#define CONFIG_SYS_LONGHELP /* undef to save memory */
483#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
6d0f6bcf 484#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
96b8a054 485
261c07bc
JH
486 /* Print Buffer Size */
487#define CONFIG_SYS_PBSIZE \
488 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
489#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
490 /* Boot Argument Buffer Size */
491#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
96b8a054
SW
492
493/*
494 * For booting Linux, the board info and command line data
9f530d59 495 * have to be in the first 256 MB of memory, since this is
96b8a054
SW
496 * the maximum mapped by the Linux kernel during initialization.
497 */
261c07bc
JH
498 /* Initial Memory map for Linux*/
499#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
63865278 500#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
96b8a054 501
6d0f6bcf 502#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
96b8a054 503
6d0f6bcf 504#ifdef CONFIG_SYS_66MHZ
96b8a054
SW
505
506/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
507/* 0x62040000 */
6d0f6bcf 508#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
509 0x20000000 /* reserved, must be set */ |\
510 HRCWL_DDRCM |\
511 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
512 HRCWL_DDR_TO_SCB_CLK_2X1 |\
513 HRCWL_CSB_TO_CLKIN_2X1 |\
514 HRCWL_CORE_TO_CSB_2X1)
515
6d0f6bcf 516#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
e4c09508 517
6d0f6bcf 518#elif defined(CONFIG_SYS_33MHZ)
96b8a054
SW
519
520/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
521/* 0x65040000 */
6d0f6bcf 522#define CONFIG_SYS_HRCW_LOW (\
96b8a054
SW
523 0x20000000 /* reserved, must be set */ |\
524 HRCWL_DDRCM |\
525 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
526 HRCWL_DDR_TO_SCB_CLK_2X1 |\
527 HRCWL_CSB_TO_CLKIN_5X1 |\
528 HRCWL_CORE_TO_CSB_2X1)
529
6d0f6bcf 530#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
e4c09508 531
96b8a054
SW
532#endif
533
6d0f6bcf 534#define CONFIG_SYS_HRCW_HIGH_BASE (\
96b8a054
SW
535 HRCWH_PCI_HOST |\
536 HRCWH_PCI1_ARBITER_ENABLE |\
537 HRCWH_CORE_ENABLE |\
96b8a054
SW
538 HRCWH_BOOTSEQ_DISABLE |\
539 HRCWH_SW_WATCHDOG_DISABLE |\
96b8a054
SW
540 HRCWH_TSEC1M_IN_RGMII |\
541 HRCWH_TSEC2M_IN_RGMII |\
e4c09508
SW
542 HRCWH_BIG_ENDIAN)
543
22f4442d 544#ifdef CONFIG_NAND
6d0f6bcf 545#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
546 HRCWH_FROM_0XFFF00100 |\
547 HRCWH_ROM_LOC_NAND_SP_8BIT |\
548 HRCWH_RL_EXT_NAND)
e4c09508 549#else
6d0f6bcf 550#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
4b070809
WD
551 HRCWH_FROM_0X00000100 |\
552 HRCWH_ROM_LOC_LOCAL_16BIT |\
553 HRCWH_RL_EXT_LEGACY)
e4c09508 554#endif
96b8a054
SW
555
556/* System IO Config */
6d0f6bcf 557#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
0eaf8f9e
JH
558 /* Enable Internal USB Phy and GPIO on LCD Connector */
559#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
96b8a054 560
6d0f6bcf
JCPV
561#define CONFIG_SYS_HID0_INIT 0x000000000
562#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
1a2e203b
KP
563 HID0_ENABLE_INSTRUCTION_CACHE | \
564 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
96b8a054 565
6d0f6bcf 566#define CONFIG_SYS_HID2 HID2_HBE
96b8a054 567
31d82672
BB
568#define CONFIG_HIGH_BATS 1 /* High BATs supported */
569
96b8a054 570/* DDR @ 0x00000000 */
72cd4087 571#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
261c07bc
JH
572#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
573 | BATU_BL_256M \
574 | BATU_VS \
575 | BATU_VP)
96b8a054
SW
576
577/* PCI @ 0x80000000 */
72cd4087 578#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
261c07bc
JH
579#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
580 | BATU_BL_256M \
581 | BATU_VS \
582 | BATU_VP)
583#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 584 | BATL_PP_RW \
261c07bc
JH
585 | BATL_CACHEINHIBIT \
586 | BATL_GUARDEDSTORAGE)
587#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
588 | BATU_BL_256M \
589 | BATU_VS \
590 | BATU_VP)
96b8a054
SW
591
592/* PCI2 not supported on 8313 */
6d0f6bcf
JCPV
593#define CONFIG_SYS_IBAT3L (0)
594#define CONFIG_SYS_IBAT3U (0)
595#define CONFIG_SYS_IBAT4L (0)
596#define CONFIG_SYS_IBAT4U (0)
96b8a054
SW
597
598/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
261c07bc 599#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 600 | BATL_PP_RW \
261c07bc
JH
601 | BATL_CACHEINHIBIT \
602 | BATL_GUARDEDSTORAGE)
603#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
604 | BATU_BL_256M \
605 | BATU_VS \
606 | BATU_VP)
96b8a054
SW
607
608/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
72cd4087 609#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
610#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
611
612#define CONFIG_SYS_IBAT7L (0)
613#define CONFIG_SYS_IBAT7U (0)
614
615#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
616#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
617#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
618#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
619#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
620#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
621#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
622#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
623#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
624#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
625#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
626#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
627#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
628#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
629#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
630#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
96b8a054 631
96b8a054
SW
632/*
633 * Environment Configuration
634 */
635#define CONFIG_ENV_OVERWRITE
636
261c07bc 637#define CONFIG_NETDEV "eth1"
96b8a054
SW
638
639#define CONFIG_HOSTNAME mpc8313erdb
8b3637c6 640#define CONFIG_ROOTPATH "/nfs/root/path"
b3f44c21 641#define CONFIG_BOOTFILE "uImage"
261c07bc
JH
642 /* U-Boot image on TFTP server */
643#define CONFIG_UBOOTPATH "u-boot.bin"
644#define CONFIG_FDTFILE "mpc8313erdb.dtb"
96b8a054 645
261c07bc
JH
646 /* default location for tftp and bootm */
647#define CONFIG_LOADADDR 800000
96b8a054
SW
648#define CONFIG_BAUDRATE 115200
649
96b8a054 650#define CONFIG_EXTRA_ENV_SETTINGS \
261c07bc 651 "netdev=" CONFIG_NETDEV "\0" \
96b8a054 652 "ethprime=TSEC1\0" \
261c07bc 653 "uboot=" CONFIG_UBOOTPATH "\0" \
53677ef1 654 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
655 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
656 " +$filesize; " \
657 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
658 " +$filesize; " \
659 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
660 " $filesize; " \
661 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
662 " +$filesize; " \
663 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
664 " $filesize\0" \
79f516bc 665 "fdtaddr=780000\0" \
261c07bc 666 "fdtfile=" CONFIG_FDTFILE "\0" \
96b8a054
SW
667 "console=ttyS0\0" \
668 "setbootargs=setenv bootargs " \
669 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
53677ef1 670 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
261c07bc
JH
671 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
672 "$netdev:off " \
96b8a054
SW
673 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
674
675#define CONFIG_NFSBOOTCOMMAND \
676 "setenv rootdev /dev/nfs;" \
53677ef1
WD
677 "run setbootargs;" \
678 "run setipargs;" \
96b8a054
SW
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
682
683#define CONFIG_RAMBOOTCOMMAND \
684 "setenv rootdev /dev/ram;" \
685 "run setbootargs;" \
686 "tftp $ramdiskaddr $ramdiskfile;" \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr $ramdiskaddr $fdtaddr"
690
96b8a054 691#endif /* __CONFIG_H */