]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC837XERDB.h
fsl_esdhc: Add device tree fixups
[people/ms/u-boot.git] / include / configs / MPC837XERDB.h
CommitLineData
5e918a98
KP
1/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25/*
26 * High Level Configuration Options
27 */
28#define CONFIG_E300 1 /* E300 family */
2c7920af
PT
29#define CONFIG_MPC83xx 1 /* MPC83xx family */
30#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
5e918a98
KP
31#define CONFIG_MPC837XERDB 1
32
33#define CONFIG_PCI 1
34
2bd7460e 35#define CONFIG_BOARD_EARLY_INIT_F
89c7784e
TT
36#define CONFIG_MISC_INIT_R
37
38/*
39 * On-board devices
40 */
41#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
42#define CONFIG_VSC7385_ENET
43
5e918a98
KP
44/*
45 * System Clock Setup
46 */
47#ifdef CONFIG_PCISLAVE
48#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
49#else
50#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
51#define CONFIG_83XX_GENERIC_PCI 1
7e915580 52#define CONFIG_83XX_GENERIC_PCIE 1
5e918a98
KP
53#endif
54
55#ifndef CONFIG_SYS_CLK_FREQ
56#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
57#endif
58
59/*
60 * Hardware Reset Configuration Word
61 */
6d0f6bcf 62#define CONFIG_SYS_HRCW_LOW (\
5e918a98
KP
63 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
64 HRCWL_DDR_TO_SCB_CLK_1X1 |\
65 HRCWL_SVCOD_DIV_2 |\
66 HRCWL_CSB_TO_CLKIN_5X1 |\
67 HRCWL_CORE_TO_CSB_2X1)
68
69#ifdef CONFIG_PCISLAVE
6d0f6bcf 70#define CONFIG_SYS_HRCW_HIGH (\
5e918a98
KP
71 HRCWH_PCI_AGENT |\
72 HRCWH_PCI1_ARBITER_DISABLE |\
73 HRCWH_CORE_ENABLE |\
74 HRCWH_FROM_0XFFF00100 |\
75 HRCWH_BOOTSEQ_DISABLE |\
76 HRCWH_SW_WATCHDOG_DISABLE |\
77 HRCWH_ROM_LOC_LOCAL_16BIT |\
78 HRCWH_RL_EXT_LEGACY |\
79 HRCWH_TSEC1M_IN_RGMII |\
80 HRCWH_TSEC2M_IN_RGMII |\
81 HRCWH_BIG_ENDIAN |\
82 HRCWH_LDP_CLEAR)
83#else
6d0f6bcf 84#define CONFIG_SYS_HRCW_HIGH (\
5e918a98
KP
85 HRCWH_PCI_HOST |\
86 HRCWH_PCI1_ARBITER_ENABLE |\
87 HRCWH_CORE_ENABLE |\
88 HRCWH_FROM_0X00000100 |\
89 HRCWH_BOOTSEQ_DISABLE |\
90 HRCWH_SW_WATCHDOG_DISABLE |\
91 HRCWH_ROM_LOC_LOCAL_16BIT |\
92 HRCWH_RL_EXT_LEGACY |\
93 HRCWH_TSEC1M_IN_RGMII |\
94 HRCWH_TSEC2M_IN_RGMII |\
95 HRCWH_BIG_ENDIAN |\
96 HRCWH_LDP_CLEAR)
97#endif
98
6d0f6bcf 99/* System performance - define the value i.e. CONFIG_SYS_XXX
5e918a98
KP
100*/
101
102/* Arbiter Configuration Register */
6d0f6bcf
JCPV
103#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
104#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
5e918a98
KP
105
106/* System Priority Control Regsiter */
6d0f6bcf 107#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
5e918a98
KP
108
109/* System Clock Configuration Register */
6d0f6bcf
JCPV
110#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
111#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
112#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
5e918a98
KP
113
114/*
115 * System IO Config
116 */
6d0f6bcf
JCPV
117#define CONFIG_SYS_SICRH 0x08200000
118#define CONFIG_SYS_SICRL 0x00000000
5e918a98
KP
119
120/*
121 * Output Buffer Impedance
122 */
6d0f6bcf 123#define CONFIG_SYS_OBIR 0x30100000
5e918a98
KP
124
125/*
126 * IMMR new address
127 */
6d0f6bcf 128#define CONFIG_SYS_IMMR 0xE0000000
5e918a98 129
89c7784e
TT
130/*
131 * Device configurations
132 */
133
134/* Vitesse 7385 */
135
136#ifdef CONFIG_VSC7385_ENET
137
138#define CONFIG_TSEC2
139
140/* The flash address and size of the VSC7385 firmware image */
141#define CONFIG_VSC7385_IMAGE 0xFE7FE000
142#define CONFIG_VSC7385_IMAGE_SIZE 8192
143
144#endif
145
5e918a98
KP
146/*
147 * DDR Setup
148 */
6d0f6bcf
JCPV
149#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
150#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
151#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
152#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
153#define CONFIG_SYS_83XX_DDR_USES_CS0
5e918a98 154
6d0f6bcf 155#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
5e918a98
KP
156
157#undef CONFIG_DDR_ECC /* support DDR ECC function */
158#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
159
160#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
161
162/*
163 * Manually set up DDR parameters
164 */
6d0f6bcf
JCPV
165#define CONFIG_SYS_DDR_SIZE 256 /* MB */
166#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
167#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_ODT_WR_ACS \
5e918a98
KP
168 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
169
6d0f6bcf
JCPV
170#define CONFIG_SYS_DDR_TIMING_3 0x00000000
171#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
5e918a98
KP
172 | (0 << TIMING_CFG0_WRT_SHIFT) \
173 | (0 << TIMING_CFG0_RRT_SHIFT) \
174 | (0 << TIMING_CFG0_WWT_SHIFT) \
175 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
176 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
177 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
178 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
179 /* 0x00220802 */
180 /* 0x00260802 */ /* DDR400 */
6d0f6bcf 181#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
5e918a98
KP
182 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
183 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
184 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
185 | (13 << TIMING_CFG1_REFREC_SHIFT) \
186 | (3 << TIMING_CFG1_WRREC_SHIFT) \
187 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
188 | (2 << TIMING_CFG1_WRTORD_SHIFT))
189 /* 0x3935d322 */
190 /* 0x3937d322 */
6d0f6bcf 191#define CONFIG_SYS_DDR_TIMING_2 0x02984cc8
5e918a98 192
6d0f6bcf 193#define CONFIG_SYS_DDR_INTERVAL ((1545 << SDRAM_INTERVAL_REFINT_SHIFT) \
5e918a98
KP
194 | (256 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
195 /* 0x06090100 */
196
197#if defined(CONFIG_DDR_2T_TIMING)
6d0f6bcf 198#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
5e918a98
KP
199 | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT \
200 | SDRAM_CFG_2T_EN \
201 | SDRAM_CFG_DBW_32)
202#else
6d0f6bcf 203#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
5e918a98
KP
204 | 3 << SDRAM_CFG_SDRAM_TYPE_SHIFT)
205 /* 0x43000000 */
206#endif
6d0f6bcf
JCPV
207#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
208#define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
5e918a98
KP
209 | (0x0442 << SDRAM_MODE_SD_SHIFT))
210 /* 0x04400442 */ /* DDR400 */
6d0f6bcf 211#define CONFIG_SYS_DDR_MODE2 0x00000000
5e918a98
KP
212
213/*
214 * Memory test
215 */
6d0f6bcf
JCPV
216#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
217#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
218#define CONFIG_SYS_MEMTEST_END 0x0ef70010
5e918a98
KP
219
220/*
221 * The reserved memory
222 */
6d0f6bcf 223#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
5e918a98 224
6d0f6bcf
JCPV
225#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
226#define CONFIG_SYS_RAMBOOT
5e918a98 227#else
6d0f6bcf 228#undef CONFIG_SYS_RAMBOOT
5e918a98
KP
229#endif
230
4a9932a4 231#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
6d0f6bcf 232#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
5e918a98
KP
233
234/*
235 * Initial RAM Base Address Setup
236 */
6d0f6bcf
JCPV
237#define CONFIG_SYS_INIT_RAM_LOCK 1
238#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
239#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
240#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
5e918a98
KP
242
243/*
244 * Local Bus Configuration & Clock Setup
245 */
6d0f6bcf
JCPV
246#define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_8)
247#define CONFIG_SYS_LBC_LBCR 0x00000000
5e918a98
KP
248
249/*
250 * FLASH on the Local Bus
251 */
6d0f6bcf 252#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 253#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
254#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
255#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
5e918a98 256
6d0f6bcf
JCPV
257#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
258#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
259#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
5e918a98 260
6d0f6bcf
JCPV
261#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
262#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
5e918a98 263
6d0f6bcf 264#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* Flash Base address */ \
5e918a98
KP
265 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
266 BR_V) /* valid */
6d0f6bcf 267#define CONFIG_SYS_OR0_PRELIM (0xFF800000 /* 8 MByte */ \
5e918a98
KP
268 | OR_GPCM_XACS \
269 | OR_GPCM_SCY_9 \
270 | OR_GPCM_EHTR \
271 | OR_GPCM_EAD)
272 /* 0xFF806FF7 TODO SLOW 8 MB flash size */
273
6d0f6bcf
JCPV
274#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
275#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
5e918a98 276
6d0f6bcf
JCPV
277#undef CONFIG_SYS_FLASH_CHECKSUM
278#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
279#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
5e918a98 280
46a3aeea
AV
281/*
282 * NAND Flash on the Local Bus
283 */
6d0f6bcf
JCPV
284#define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
285#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE | \
46a3aeea
AV
286 (2 << BR_DECC_SHIFT) | /* Use HW ECC */ \
287 BR_PS_8 | /* Port Size = 8 bit */ \
288 BR_MS_FCM | /* MSEL = FCM */ \
289 BR_V) /* valid */
6d0f6bcf 290#define CONFIG_SYS_OR1_PRELIM (0xFFFF8000 | /* length 32K */ \
46a3aeea
AV
291 OR_FCM_CSCT | \
292 OR_FCM_CST | \
293 OR_FCM_CHT | \
294 OR_FCM_SCY_1 | \
295 OR_FCM_TRLX | \
296 OR_FCM_EHTR)
6d0f6bcf
JCPV
297#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
298#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* 32KB */
46a3aeea 299
89c7784e
TT
300/* Vitesse 7385 */
301
6d0f6bcf 302#define CONFIG_SYS_VSC7385_BASE 0xF0000000
5e918a98 303
89c7784e
TT
304#ifdef CONFIG_VSC7385_ENET
305
6d0f6bcf
JCPV
306#define CONFIG_SYS_BR2_PRELIM 0xf0000801 /* Base address */
307#define CONFIG_SYS_OR2_PRELIM 0xfffe09ff /* 128K bytes*/
308#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE /* Access Base */
309#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010 /* Access Size 128K */
5e918a98 310
89c7784e
TT
311#endif
312
5e918a98
KP
313/*
314 * Serial Port
315 */
316#define CONFIG_CONS_INDEX 1
317#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
318#define CONFIG_SYS_NS16550
319#define CONFIG_SYS_NS16550_SERIAL
320#define CONFIG_SYS_NS16550_REG_SIZE 1
321#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
5e918a98 322
6d0f6bcf 323#define CONFIG_SYS_BAUDRATE_TABLE \
5e918a98
KP
324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
325
6d0f6bcf
JCPV
326#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
327#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
5e918a98 328
2bd7460e
AV
329/* SERDES */
330#define CONFIG_FSL_SERDES
331#define CONFIG_FSL_SERDES1 0xe3000
332#define CONFIG_FSL_SERDES2 0xe3100
333
5e918a98 334/* Use the HUSH parser */
6d0f6bcf
JCPV
335#define CONFIG_SYS_HUSH_PARSER
336#ifdef CONFIG_SYS_HUSH_PARSER
337#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
5e918a98
KP
338#endif
339
340/* Pass open firmware flat tree */
341#define CONFIG_OF_LIBFDT 1
342#define CONFIG_OF_BOARD_SETUP 1
aabce7fb 343#define CONFIG_OF_STDOUT_VIA_ALIAS 1
5e918a98
KP
344
345/* I2C */
346#define CONFIG_HARD_I2C /* I2C with hardware support */
347#undef CONFIG_SOFT_I2C /* I2C bit-banged */
348#define CONFIG_FSL_I2C
6d0f6bcf
JCPV
349#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
350#define CONFIG_SYS_I2C_SLAVE 0x7F
351#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
352#define CONFIG_SYS_I2C_OFFSET 0x3000
353#define CONFIG_SYS_I2C2_OFFSET 0x3100
5e918a98
KP
354
355/*
356 * Config on-board RTC
357 */
358#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
6d0f6bcf 359#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
5e918a98
KP
360
361/*
362 * General PCI
363 * Addresses are mapped 1-1.
364 */
6d0f6bcf
JCPV
365#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
366#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
367#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
368#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
369#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
370#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
371#define CONFIG_SYS_PCI_IO_BASE 0x00000000
372#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
373#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
374
375#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
376#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
377#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
5e918a98 378
7e915580
AV
379#define CONFIG_SYS_PCIE1_BASE 0xA0000000
380#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
381#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
382#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
383#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
384#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
385#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
386#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
387#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
388
389#define CONFIG_SYS_PCIE2_BASE 0xC0000000
390#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
391#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
392#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
393#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
394#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
395#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
396#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
397#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
398
5e918a98
KP
399#ifdef CONFIG_PCI
400#define CONFIG_NET_MULTI
401#define CONFIG_PCI_PNP /* do pci plug-and-play */
402
5e918a98 403#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 404#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
5e918a98
KP
405#endif /* CONFIG_PCI */
406
5e918a98
KP
407/*
408 * TSEC
409 */
89c7784e 410#ifdef CONFIG_TSEC_ENET
5e918a98 411
89c7784e
TT
412#define CONFIG_NET_MULTI
413#define CONFIG_GMII /* MII PHY management */
414
415#define CONFIG_TSEC1
416
417#ifdef CONFIG_TSEC1
418#define CONFIG_HAS_ETH0
5e918a98 419#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 420#define CONFIG_SYS_TSEC1_OFFSET 0x24000
5e918a98 421#define TSEC1_PHY_ADDR 2
5e918a98 422#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
5e918a98 423#define TSEC1_PHYIDX 0
89c7784e 424#endif
5e918a98 425
89c7784e
TT
426#ifdef CONFIG_TSEC2
427#define CONFIG_HAS_ETH1
428#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 429#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e
TT
430#define TSEC2_PHY_ADDR 0x1c
431#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
432#define TSEC2_PHYIDX 0
433#endif
5e918a98
KP
434
435/* Options are: TSEC[0-1] */
436#define CONFIG_ETHPRIME "TSEC0"
437
89c7784e
TT
438#endif
439
730e7929
KP
440/*
441 * SATA
442 */
443#define CONFIG_LIBATA
444#define CONFIG_FSL_SATA
445
6d0f6bcf 446#define CONFIG_SYS_SATA_MAX_DEVICE 2
730e7929 447#define CONFIG_SATA1
6d0f6bcf
JCPV
448#define CONFIG_SYS_SATA1_OFFSET 0x18000
449#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
450#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
730e7929 451#define CONFIG_SATA2
6d0f6bcf
JCPV
452#define CONFIG_SYS_SATA2_OFFSET 0x19000
453#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
454#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
730e7929
KP
455
456#ifdef CONFIG_FSL_SATA
457#define CONFIG_LBA48
458#define CONFIG_CMD_SATA
459#define CONFIG_DOS_PARTITION
460#define CONFIG_CMD_EXT2
461#endif
462
5e918a98
KP
463/*
464 * Environment
465 */
6d0f6bcf 466#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 467 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 468 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
469 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
470 #define CONFIG_ENV_SIZE 0x4000
5e918a98 471#else
6d0f6bcf 472 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 473 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 474 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
0e8d1586 475 #define CONFIG_ENV_SIZE 0x2000
5e918a98
KP
476#endif
477
478#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 479#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
5e918a98
KP
480
481/*
482 * BOOTP options
483 */
484#define CONFIG_BOOTP_BOOTFILESIZE
485#define CONFIG_BOOTP_BOOTPATH
486#define CONFIG_BOOTP_GATEWAY
487#define CONFIG_BOOTP_HOSTNAME
488
489
490/*
491 * Command line configuration.
492 */
493#include <config_cmd_default.h>
494
495#define CONFIG_CMD_PING
496#define CONFIG_CMD_I2C
497#define CONFIG_CMD_MII
498#define CONFIG_CMD_DATE
499
500#if defined(CONFIG_PCI)
501#define CONFIG_CMD_PCI
502#endif
503
6d0f6bcf 504#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 505#undef CONFIG_CMD_SAVEENV
5e918a98
KP
506#undef CONFIG_CMD_LOADS
507#endif
508
509#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
510
511#undef CONFIG_WATCHDOG /* watchdog disabled */
512
513/*
514 * Miscellaneous configurable options
515 */
6d0f6bcf
JCPV
516#define CONFIG_SYS_LONGHELP /* undef to save memory */
517#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
518#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
5e918a98
KP
519
520#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 521 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
5e918a98 522#else
6d0f6bcf 523 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
5e918a98
KP
524#endif
525
6d0f6bcf
JCPV
526#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
527#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
528#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
529#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
5e918a98
KP
530
531/*
532 * For booting Linux, the board info and command line data
533 * have to be in the first 8 MB of memory, since this is
534 * the maximum mapped by the Linux kernel during initialization.
535 */
6d0f6bcf 536#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
5e918a98
KP
537
538/*
539 * Core HID Setup
540 */
6d0f6bcf
JCPV
541#define CONFIG_SYS_HID0_INIT 0x000000000
542#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
543#define CONFIG_SYS_HID2 HID2_HBE
5e918a98
KP
544
545/*
546 * MMU Setup
547 */
548
31d82672
BB
549#define CONFIG_HIGH_BATS 1 /* High BATs supported */
550
5e918a98 551/* DDR: cache cacheable */
6d0f6bcf
JCPV
552#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
553#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
5e918a98 554
6d0f6bcf
JCPV
555#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP)
557#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
558#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
5e918a98 559
6d0f6bcf
JCPV
560#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE)
561#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP)
562#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
563#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
5e918a98
KP
564
565/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
6d0f6bcf 566#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR | BATL_PP_10 | \
5e918a98 567 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
568#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
569#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
570#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
5e918a98
KP
571
572/* L2 Switch: cache-inhibit and guarded */
6d0f6bcf 573#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE | BATL_PP_10 | \
5e918a98 574 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
575#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE | BATU_BL_128K | BATU_VS | BATU_VP)
576#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
577#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
5e918a98
KP
578
579/* FLASH: icache cacheable, but dcache-inhibit and guarded */
6d0f6bcf
JCPV
580#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
581#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
582#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
5e918a98 583 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf 584#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
5e918a98
KP
585
586/* Stack in dcache: cacheable, no memory coherence */
6d0f6bcf
JCPV
587#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
588#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
589#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
590#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
5e918a98
KP
591
592#ifdef CONFIG_PCI
593/* PCI MEM space: cacheable */
6d0f6bcf
JCPV
594#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
595#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
596#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
597#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
5e918a98 598/* PCI MMIO space: cache-inhibit and guarded */
6d0f6bcf 599#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
5e918a98 600 BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
601#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
602#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
603#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
5e918a98 604#else
6d0f6bcf
JCPV
605#define CONFIG_SYS_IBAT6L (0)
606#define CONFIG_SYS_IBAT6U (0)
607#define CONFIG_SYS_IBAT7L (0)
608#define CONFIG_SYS_IBAT7U (0)
609#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
610#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
611#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
612#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
5e918a98
KP
613#endif
614
615/*
616 * Internal Definitions
617 *
618 * Boot Flags
619 */
620#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
621#define BOOTFLAG_WARM 0x02 /* Software reboot */
622
623#if defined(CONFIG_CMD_KGDB)
624#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
625#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
626#endif
627
628/*
629 * Environment Configuration
630 */
631#define CONFIG_ENV_OVERWRITE
632
89c7784e
TT
633#ifdef CONFIG_HAS_ETH0
634#define CONFIG_ETHADDR 00:04:9f:ef:04:01
635#endif
636
637#ifdef CONFIG_HAS_ETH1
638#define CONFIG_ETH1ADDR 00:04:9f:ef:04:02
639#endif
5e918a98 640
18e69a35
AV
641#define CONFIG_HAS_FSL_DR_USB
642
5e918a98
KP
643#define CONFIG_IPADDR 10.0.0.2
644#define CONFIG_SERVERIP 10.0.0.1
645#define CONFIG_GATEWAYIP 10.0.0.1
646#define CONFIG_NETMASK 255.0.0.0
647#define CONFIG_NETDEV eth1
648
649#define CONFIG_HOSTNAME mpc837x_rdb
650#define CONFIG_ROOTPATH /nfsroot
651#define CONFIG_RAMDISKFILE rootfs.ext2.gz.uboot
652#define CONFIG_BOOTFILE uImage
653#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
270fe261 654#define CONFIG_FDTFILE mpc8379_rdb.dtb
5e918a98 655
b2115757 656#define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
7fd0bea2 657#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
5e918a98
KP
658#define CONFIG_BAUDRATE 115200
659
660#define XMK_STR(x) #x
661#define MK_STR(x) XMK_STR(x)
662
663#define CONFIG_EXTRA_ENV_SETTINGS \
664 "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
665 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
666 "tftpflash=tftp $loadaddr $uboot;" \
667 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
668 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
669 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
670 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
671 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
672 "fdtaddr=400000\0" \
673 "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
674 "ramdiskaddr=1000000\0" \
675 "ramdiskfile=" MK_STR(CONFIG_RAMDISKFILE) "\0" \
676 "console=ttyS0\0" \
677 "setbootargs=setenv bootargs " \
678 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
679 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
680 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
681 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
682
683#define CONFIG_NFSBOOTCOMMAND \
684 "setenv rootdev /dev/nfs;" \
685 "run setbootargs;" \
686 "run setipargs;" \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr - $fdtaddr"
690
691#define CONFIG_RAMBOOTCOMMAND \
692 "setenv rootdev /dev/ram;" \
693 "run setbootargs;" \
694 "tftp $ramdiskaddr $ramdiskfile;" \
695 "tftp $loadaddr $bootfile;" \
696 "tftp $fdtaddr $fdtfile;" \
697 "bootm $loadaddr $ramdiskaddr $fdtaddr"
698
699#undef MK_STR
700#undef XMK_STR
701
702#endif /* __CONFIG_H */