]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8540ADS.h
common: bootdelay: move CONFIG_BOOTDELAY into a Kconfig option
[people/ms/u-boot.git] / include / configs / MPC8540ADS.h
CommitLineData
42d1f039 1/*
7c57f3e8 2 * Copyright 2004, 2011 Freescale Semiconductor.
42d1f039
WD
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
3765b3e7 6 * SPDX-License-Identifier: GPL-2.0+
42d1f039
WD
7 */
8
0ac6f8b7
WD
9/*
10 * mpc8540ads board configuration file
11 *
12 * Please refer to doc/README.mpc85xx for more info.
13 *
14 * Make sure you change the MAC address and other network params first,
92ac5208 15 * search for CONFIG_SERVERIP, etc in this file.
42d1f039
WD
16 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
9ae14ca2
YS
21#define CONFIG_DISPLAY_BOARDINFO
22
42d1f039 23/* High Level Configuration Options */
0ac6f8b7
WD
24#define CONFIG_BOOKE 1 /* BOOKE */
25#define CONFIG_E500 1 /* BOOKE e500 family */
0ac6f8b7
WD
26#define CONFIG_MPC8540 1 /* MPC8540 specific */
27#define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
28
2ae18241
WD
29/*
30 * default CCARBAR is at 0xff700000
31 * assume U-Boot is less than 0.5MB
32 */
33#define CONFIG_SYS_TEXT_BASE 0xfff80000
34
288693ab
JL
35#ifndef CONFIG_HAS_FEC
36#define CONFIG_HAS_FEC 1 /* 8540 has FEC */
37#endif
38
0ac6f8b7 39#define CONFIG_PCI
842033e6 40#define CONFIG_PCI_INDIRECT_BRIDGE
0151cbac 41#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
53677ef1 42#define CONFIG_TSEC_ENET /* tsec ethernet support */
42d1f039 43#define CONFIG_ENV_OVERWRITE
7232a272 44#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
42d1f039 45
0ac6f8b7
WD
46/*
47 * sysclk for MPC85xx
48 *
49 * Two valid values are:
50 * 33000000
51 * 66000000
52 *
53 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
9aea9530
WD
54 * is likely the desired value here, so that is now the default.
55 * The board, however, can run at 66MHz. In any event, this value
56 * must match the settings of some switches. Details can be found
57 * in the README.mpc85xxads.
34c3c0e0
MM
58 *
59 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
60 * 33MHz to accommodate, based on a PCI pin.
61 * Note that PCI-X won't work at 33MHz.
0ac6f8b7
WD
62 */
63
9aea9530 64#ifndef CONFIG_SYS_CLK_FREQ
34c3c0e0 65#define CONFIG_SYS_CLK_FREQ 33000000
42d1f039
WD
66#endif
67
0ac6f8b7
WD
68/*
69 * These can be toggled for performance analysis, otherwise use default.
70 */
71#define CONFIG_L2_CACHE /* toggle L2 cache */
72#define CONFIG_BTB /* toggle branch predition */
42d1f039 73
6d0f6bcf
JCPV
74#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
75#define CONFIG_SYS_MEMTEST_END 0x00400000
42d1f039 76
e46fedfe
TT
77#define CONFIG_SYS_CCSRBAR 0xe0000000
78#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
42d1f039 79
9617c8d4 80/* DDR Setup */
5614e71b 81#define CONFIG_SYS_FSL_DDR1
9617c8d4
KG
82#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
83#define CONFIG_DDR_SPD
84#undef CONFIG_FSL_DDR_INTERACTIVE
85
86#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
9aea9530 87
6d0f6bcf
JCPV
88#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
89#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9aea9530 90
9617c8d4
KG
91#define CONFIG_NUM_DDR_CONTROLLERS 1
92#define CONFIG_DIMM_SLOTS_PER_CTLR 1
93#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
94
95/* I2C addresses of SPD EEPROMs */
96#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
97
98/* These are used when DDR doesn't use SPD. */
6d0f6bcf
JCPV
99#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
100#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
101#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
102#define CONFIG_SYS_DDR_TIMING_1 0x37344321
103#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
104#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
105#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
106#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
42d1f039 107
0ac6f8b7
WD
108/*
109 * SDRAM on the Local Bus
110 */
6d0f6bcf
JCPV
111#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
112#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
42d1f039 113
6d0f6bcf
JCPV
114#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
115#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
42d1f039 116
6d0f6bcf
JCPV
117#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
118#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
120#undef CONFIG_SYS_FLASH_CHECKSUM
121#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
122#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
0ac6f8b7 123
14d0a02a 124#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
42d1f039 125
6d0f6bcf
JCPV
126#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
127#define CONFIG_SYS_RAMBOOT
42d1f039 128#else
6d0f6bcf 129#undef CONFIG_SYS_RAMBOOT
42d1f039
WD
130#endif
131
00b1883a 132#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
133#define CONFIG_SYS_FLASH_CFI
134#define CONFIG_SYS_FLASH_EMPTY_INFO
42d1f039 135
0ac6f8b7
WD
136#undef CONFIG_CLOCKS_IN_MHZ
137
0ac6f8b7
WD
138/*
139 * Local Bus Definitions
140 */
141
142/*
143 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 144 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
0ac6f8b7
WD
145 *
146 * For BR2, need:
147 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
148 * port-size = 32-bits = BR2[19:20] = 11
149 * no parity checking = BR2[21:22] = 00
150 * SDRAM for MSEL = BR2[24:26] = 011
151 * Valid = BR[31] = 1
152 *
153 * 0 4 8 12 16 20 24 28
154 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
155 *
6d0f6bcf 156 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
0ac6f8b7
WD
157 * FIXME: the top 17 bits of BR2.
158 */
159
6d0f6bcf 160#define CONFIG_SYS_BR2_PRELIM 0xf0001861
0ac6f8b7
WD
161
162/*
6d0f6bcf 163 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
0ac6f8b7
WD
164 *
165 * For OR2, need:
166 * 64MB mask for AM, OR2[0:7] = 1111 1100
167 * XAM, OR2[17:18] = 11
168 * 9 columns OR2[19-21] = 010
169 * 13 rows OR2[23-25] = 100
170 * EAD set for extra time OR[31] = 1
171 *
172 * 0 4 8 12 16 20 24 28
173 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
174 */
175
6d0f6bcf 176#define CONFIG_SYS_OR2_PRELIM 0xfc006901
0ac6f8b7 177
6d0f6bcf
JCPV
178#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
179#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
180#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
181#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
0ac6f8b7 182
b0fe93ed
KG
183#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
184 | LSDMR_RFCR5 \
185 | LSDMR_PRETOACT3 \
186 | LSDMR_ACTTORW3 \
187 | LSDMR_BL8 \
188 | LSDMR_WRC2 \
189 | LSDMR_CL3 \
190 | LSDMR_RFEN \
0ac6f8b7
WD
191 )
192
193/*
194 * SDRAM Controller configuration sequence.
195 */
b0fe93ed
KG
196#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
197#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
198#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
199#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
200#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
0ac6f8b7 201
9aea9530
WD
202/*
203 * 32KB, 8-bit wide for ADS config reg
204 */
6d0f6bcf
JCPV
205#define CONFIG_SYS_BR4_PRELIM 0xf8000801
206#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
207#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
42d1f039 208
6d0f6bcf
JCPV
209#define CONFIG_SYS_INIT_RAM_LOCK 1
210#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
553f0982 211#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
42d1f039 212
25ddd1fb 213#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 214#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
42d1f039 215
6d0f6bcf
JCPV
216#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
217#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
42d1f039
WD
218
219/* Serial Port */
220#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
221#define CONFIG_SYS_NS16550_SERIAL
222#define CONFIG_SYS_NS16550_REG_SIZE 1
223#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
42d1f039 224
6d0f6bcf 225#define CONFIG_SYS_BAUDRATE_TABLE \
42d1f039
WD
226 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
227
6d0f6bcf
JCPV
228#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
229#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
42d1f039 230
20476726
JL
231/*
232 * I2C
233 */
00f792e0
HS
234#define CONFIG_SYS_I2C
235#define CONFIG_SYS_I2C_FSL
236#define CONFIG_SYS_FSL_I2C_SPEED 400000
237#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
238#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
239#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
0ac6f8b7
WD
240
241/* RapidIO MMU */
5af0fdd8 242#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
10795f42 243#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
5af0fdd8 244#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
6d0f6bcf 245#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
0ac6f8b7
WD
246
247/*
248 * General PCI
362dd830 249 * Memory space is mapped 1-1, but I/O space must start from 0.
0ac6f8b7 250 */
5af0fdd8 251#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 252#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 253#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 254#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 255#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
5f91ef6a 256#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
257#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
258#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
42d1f039 259
42d1f039 260#if defined(CONFIG_PCI)
0ac6f8b7 261
53677ef1 262#define CONFIG_PCI_PNP /* do pci plug-and-play */
0ac6f8b7 263
42d1f039 264#undef CONFIG_EEPRO100
0ac6f8b7
WD
265#undef CONFIG_TULIP
266
267#if !defined(CONFIG_PCI_PNP)
268 #define PCI_ENET0_IOADDR 0xe0000000
269 #define PCI_ENET0_MEMADDR 0xe0000000
53677ef1 270 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
42d1f039 271#endif
0ac6f8b7
WD
272
273#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 274#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
0ac6f8b7
WD
275
276#endif /* CONFIG_PCI */
277
0ac6f8b7
WD
278#if defined(CONFIG_TSEC_ENET)
279
0ac6f8b7 280#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
281#define CONFIG_TSEC1 1
282#define CONFIG_TSEC1_NAME "TSEC0"
283#define CONFIG_TSEC2 1
284#define CONFIG_TSEC2_NAME "TSEC1"
0ac6f8b7
WD
285#define TSEC1_PHY_ADDR 0
286#define TSEC2_PHY_ADDR 1
0ac6f8b7
WD
287#define TSEC1_PHYIDX 0
288#define TSEC2_PHYIDX 0
3a79013e
AF
289#define TSEC1_FLAGS TSEC_GIGABIT
290#define TSEC2_FLAGS TSEC_GIGABIT
9aea9530 291
288693ab 292#if CONFIG_HAS_FEC
9aea9530 293#define CONFIG_MPC85XX_FEC 1
d9b94f28 294#define CONFIG_MPC85XX_FEC_NAME "FEC"
9aea9530 295#define FEC_PHY_ADDR 3
0ac6f8b7 296#define FEC_PHYIDX 0
3a79013e 297#define FEC_FLAGS 0
288693ab 298#endif
9aea9530 299
d9b94f28
JL
300/* Options are: TSEC[0-1], FEC */
301#define CONFIG_ETHPRIME "TSEC0"
0ac6f8b7
WD
302
303#endif /* CONFIG_TSEC_ENET */
304
0ac6f8b7
WD
305/*
306 * Environment
307 */
6d0f6bcf 308#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 309 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 310 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
311 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
312 #define CONFIG_ENV_SIZE 0x2000
42d1f039 313#else
6d0f6bcf 314 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 315 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 316 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 317 #define CONFIG_ENV_SIZE 0x2000
42d1f039
WD
318#endif
319
0ac6f8b7 320#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 321#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
42d1f039 322
659e2f67
JL
323/*
324 * BOOTP options
325 */
326#define CONFIG_BOOTP_BOOTFILESIZE
327#define CONFIG_BOOTP_BOOTPATH
328#define CONFIG_BOOTP_GATEWAY
329#define CONFIG_BOOTP_HOSTNAME
330
2835e518
JL
331/*
332 * Command line configuration.
333 */
1c9aa76b 334#define CONFIG_CMD_IRQ
2835e518
JL
335
336#if defined(CONFIG_PCI)
337 #define CONFIG_CMD_PCI
338#endif
339
0ac6f8b7 340#undef CONFIG_WATCHDOG /* watchdog disabled */
42d1f039
WD
341
342/*
343 * Miscellaneous configurable options
344 */
6d0f6bcf 345#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
346#define CONFIG_CMDLINE_EDITING /* Command-line editing */
347#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 348#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
0ac6f8b7 349
2835e518 350#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 351 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
42d1f039 352#else
6d0f6bcf 353 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
42d1f039 354#endif
0ac6f8b7 355
6d0f6bcf
JCPV
356#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
357#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
358#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
42d1f039
WD
359
360/*
361 * For booting Linux, the board info and command line data
a832ac41 362 * have to be in the first 64 MB of memory, since this is
42d1f039
WD
363 * the maximum mapped by the Linux kernel during initialization.
364 */
a832ac41
KG
365#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
366#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
42d1f039 367
2835e518 368#if defined(CONFIG_CMD_KGDB)
42d1f039 369#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
42d1f039
WD
370#endif
371
9aea9530
WD
372/*
373 * Environment Configuration
374 */
0ac6f8b7
WD
375
376/* The mac addresses for all ethernet interface */
42d1f039 377#if defined(CONFIG_TSEC_ENET)
10327dc5 378#define CONFIG_HAS_ETH0
e2ffd59b 379#define CONFIG_HAS_ETH1
e2ffd59b 380#define CONFIG_HAS_ETH2
42d1f039
WD
381#endif
382
0ac6f8b7
WD
383#define CONFIG_IPADDR 192.168.1.253
384
385#define CONFIG_HOSTNAME unknown
8b3637c6 386#define CONFIG_ROOTPATH "/nfsroot"
b3f44c21 387#define CONFIG_BOOTFILE "your.uImage"
0ac6f8b7
WD
388
389#define CONFIG_SERVERIP 192.168.1.1
390#define CONFIG_GATEWAYIP 192.168.1.1
391#define CONFIG_NETMASK 255.255.255.0
392
393#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
394
0ac6f8b7
WD
395#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
396
397#define CONFIG_BAUDRATE 115200
398
9aea9530 399#define CONFIG_EXTRA_ENV_SETTINGS \
0ac6f8b7
WD
400 "netdev=eth0\0" \
401 "consoledev=ttyS0\0" \
d3ec0d94 402 "ramdiskaddr=1000000\0" \
8272dc2f
AF
403 "ramdiskfile=your.ramdisk.u-boot\0" \
404 "fdtaddr=400000\0" \
405 "fdtfile=your.fdt.dtb\0"
0ac6f8b7 406
9aea9530 407#define CONFIG_NFSBOOTCOMMAND \
0ac6f8b7
WD
408 "setenv bootargs root=/dev/nfs rw " \
409 "nfsroot=$serverip:$rootpath " \
410 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
411 "console=$consoledev,$baudrate $othbootargs;" \
412 "tftp $loadaddr $bootfile;" \
8272dc2f
AF
413 "tftp $fdtaddr $fdtfile;" \
414 "bootm $loadaddr - $fdtaddr"
0ac6f8b7
WD
415
416#define CONFIG_RAMBOOTCOMMAND \
417 "setenv bootargs root=/dev/ram rw " \
418 "console=$consoledev,$baudrate $othbootargs;" \
419 "tftp $ramdiskaddr $ramdiskfile;" \
420 "tftp $loadaddr $bootfile;" \
8272dc2f 421 "tftp $fdtaddr $fdtfile;" \
d3ec0d94 422 "bootm $loadaddr $ramdiskaddr $fdtaddr"
0ac6f8b7
WD
423
424#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
42d1f039
WD
425
426#endif /* __CONFIG_H */